IDT Transparent Mode Operation
Generic PCI to PCI Bridge Register Definition
PES12N3 User Manual
9 - 37
June 7, 2006
Notes
PMPC - PCI Power Management Proprietary Control (0x078)
Mode1
8
PMEE
RW
0x0
Sticky
for ports B & C
RO 0x0 for
port A
PME Enable. When this bit is set, PME message genera-
tion is enabled for the port.
If a hot plug wake-up event is desired when exiting the
D3
cold
state, then this bit should be set during serial
EEPROM initialization.
Port A never generates PM_PME messages. Therefore,
this bit is hardwired to zero for that port.
A hot reset does not result in modification of this field.
12:9
DSEL
RO
0x0
Data Select. The optional data register is not implemented.
14:13
DSCALE
RO
0x0
Data Scale. The optional data register is not implemented.
15
PMES
RW1C
0x0
Sticky
for ports B & C
RO 0x0 for
port A
PME Status. This bit is set if a PME is generated by the
port even if the PMEE bit is cleared. This bit is not set when
the bridge is propagating a PME message but the port is
not itself generating a PME.
21:16
Reserved
RO
0x0
22
B2B3
RO
0x0
B2/B3 Support. Does not apply to PCI Express.
23
BPCCE
RO
0x0
Bus Power/Clock Control Enable. Does not apply to PCI
Express.
31:24
DATA
RO
0x0
Data. This optional field is not implemented.
Bit
Field
Field
Name
Type
Default
Value
Description
15:0
L1ET
RW
0x3E8
L1 Entry Timer. This field specifies the L1 entry timer
value for the related port transmitter. If all L1 entry condi-
tions are met for the specified amount of time, then the
transmitter port enters L1.
This field is used by the upstream ports and is ignored by
downstream ports.
The timer value is specified in the number 1 µ S clock
cycles. The default value corresponds to 1 mS
27:16
L0ET
RW
0x6D6
L0s Entry Timer. This field specifies the L0s entry time
value for the related port transmitter. If all L0s entry condi-
tions are met for the specified amount of time, then the
transmitter port enters L0s.
The timer value is specified in the number 4ns clock cycles.
The default value corresponds to the PCI Express value of
7
μ
S.
30:28
Reserved
RO
0x0
Bit
Field
Field
Name
Type
Default
Value
Description
Summary of Contents for 89HPES12N3
Page 10: ...IDT Table of Contents PES12N3 User Manual iv June 7 2006 Notes...
Page 14: ...IDT List of Figures PES12N3 User Manual viii June 7 2006 Notes...
Page 36: ...IDT Clocking Reset and Initialization Reset PES12N3 User Manual 2 8 June 7 2006 Notes...
Page 40: ...IDT Link Operation Slot Power Limit Support PES12N3 User Manual 3 4 June 7 2006 Notes...
Page 50: ...IDT Switch Operation Switch Core Errors PES12N3 User Manual 4 10 June 7 2006 Notes...
Page 54: ...IDT Power Management Active State Power Management PES12N3 User Manual 5 4 June 7 2006 Notes...
Page 62: ...IDT Hot Plug and Hot Swap Hot Swap PES12N3 User Manual 6 8 June 7 2006 Notes...
Page 78: ...IDT SMBus Interfaces Slave SMBus Interface PES12N3 User Manual 7 16 June 7 2006 Notes...
Page 148: ...IDT Test and Debug SerDes Test Clock PES12N3 User Manual 10 6 June 7 2006...
Page 158: ...IDT JTAG Boundary Scan Usage Considerations PES12N3 User Manual 11 10 June 7 2006 Notes...