IDT Transparent Mode Operation
Generic PCI to PCI Bridge Register Definition
PES12N3 User Manual
9 - 55
June 7, 2006
Notes
Test Mode Registers
TMCTL - Test Mode Control (0x0BC)
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
PAEN
RW
0xFF
Port A Enable. Each bit in this field corresponds to a port
lane (e.g., bit zero corresponds to lane zero of the port).
When the switch is in a SerDes test mode and a bit in this
field is set, then the corresponding port lane participates in
the test mode. When the switch is in a SerDes test mode
and a bit in this field is cleared, then the corresponding lane
does not participate in the test mode and the value
received on the SerDes input is ignored and the SerDes
output is held in a quiescent state. This field has no effect
in a non-test mode switch setting.
0x0 - (disabled) corresponding port lane is disabled and
does not participate in test mode.
0x1 - (enabled) corresponding port lane is enabled and
participates in test mode.
15:8
PBEN
RW
0xFF
Port B Enable. Each bit in this field corresponds to a port
lane (e.g., bit zero corresponds to lane zero of the port).
When the switch is in a SerDes test mode and a bit in this
field is set, then the corresponding port lane participates in
the test mode. When the switch is in a SerDes test mode
and a bit in this field is cleared, then the corresponding lane
does not participate in the test mode and the value
received on the SerDes input is ignored and the SerDes
output is held in a quiescent state. This field has no effect
in a non-test mode switch setting.
0x0 - (disabled) corresponding port lane is disabled and
does not participate in test mode.
0x1 - (enabled) corresponding port lane is enabled and
participates in test mode.
23:16
PCEN
RW
0xFF
Port C Enable. Each bit in this field corresponds to a port
lane (e.g., bit zero corresponds to lane zero of the port).
When the switch is in a SerDes test mode and a bit in this
field is set, then the corresponding port lane participates in
the test mode. When the switch is in a SerDes test mode
and a bit in this field is cleared, then the corresponding lane
does not participate in the test mode and the value
received on the SerDes input is ignored and the SerDes
output is held in a quiescent state. This field has no effect
in a non-test mode switch setting.
0x0 - (disabled) corresponding port lane is disabled and
does not participate in test mode.
0x1 - (enabled) corresponding port lane is enabled and
participates in test mode.
24
IBS
RW
0x0
Invert-Bit Stream. When this bit is set, the transmitted bit-
stream selected by the TMCNTLSEL0 and TMCNTPSEL0
fields is inverted. This occurs in normal as well as test
modes.
Summary of Contents for 89HPES12N3
Page 10: ...IDT Table of Contents PES12N3 User Manual iv June 7 2006 Notes...
Page 14: ...IDT List of Figures PES12N3 User Manual viii June 7 2006 Notes...
Page 36: ...IDT Clocking Reset and Initialization Reset PES12N3 User Manual 2 8 June 7 2006 Notes...
Page 40: ...IDT Link Operation Slot Power Limit Support PES12N3 User Manual 3 4 June 7 2006 Notes...
Page 50: ...IDT Switch Operation Switch Core Errors PES12N3 User Manual 4 10 June 7 2006 Notes...
Page 54: ...IDT Power Management Active State Power Management PES12N3 User Manual 5 4 June 7 2006 Notes...
Page 62: ...IDT Hot Plug and Hot Swap Hot Swap PES12N3 User Manual 6 8 June 7 2006 Notes...
Page 78: ...IDT SMBus Interfaces Slave SMBus Interface PES12N3 User Manual 7 16 June 7 2006 Notes...
Page 148: ...IDT Test and Debug SerDes Test Clock PES12N3 User Manual 10 6 June 7 2006...
Page 158: ...IDT JTAG Boundary Scan Usage Considerations PES12N3 User Manual 11 10 June 7 2006 Notes...