5. I2C/EEPROM
132
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
0x18
7-5
PowerSpan II Reserved
4
P2_MISC_CSR[BSREG_BAR_E
N]
PCI-2 Register image base address register
enable
3
P2_TI0_CTL[BAR_EN]
PCI-2 Target image 0 base address register
enable
2
P2_TI1_CTL[BAR_EN]
PCI-2 Target image 1 base address register
enable
1
P2_TI2_CTL[BAR_EN]
PCI-2 Target image 2 base address register
enable
0
P2_TI3_CTL[BAR_EN]
PCI-2 Target image 3 base address register
enable
0x19
3-0
P2_TI0_CTL[BS]
PCI-2 Target image 0 block size
3-0
P2_TI1_CTL[BS]
PCI-2 Target image 1 block size
0x1A
3-0
P2_TI2_CTL[BS]
PCI-2 Target image 2 block size
3-0
P2_TI3_CTL[BS]
PCI-2 Target image 3 block size
0x1B-0x1F
PowerSpan II Reserved
End of short load, long load continues
0x20
7-0
P1_ID[DID[15:8]]
PCI-1 Device ID bits 15-8
0x21
7-0
P1_ID[DID[7:0]]
PCI-1 Device ID bits 7-0
0x22
7-0
P1_ID[VID[15:8]]
PCI-1 Vendor ID bits 15-8
0x23
7-0
P1_ID[VID[7:0]]
PCI-1 Vendor ID bits 7-0
0x24
7-0
P1_CLASS[BASE]
PCI-1 Base Class Code
0x25
7-0
P1_CLASS[SUB]
PCI-1 Sub Class Code
0x26
7-0
P1_CLASS[PROG]
PCI-1 Programming Interface
0x27
7-0
P1_CLASS[RID]
PCI-1 Revision ID
0x28
PowerSpan II Reserved
6
PB_SI0_CTL[TA_EN]
PB Slave image 0 translation enable
5
PB_SI0_CTL[MD_EN]
PB Slave image 0 Master decode enable
4-0
PB_SI0_CTL[BS]
PB Slave image 0 block size
Table 31: Power-up EEPROM Load Sequence
Byte
Offset
Bit
Name
Description