5. I2C/EEPROM
136
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
If VPD is located in the first EEPROM, the first byte is located at offset 0x40. On every VPD transfer,
PowerSpan II adds the offset 0x40 to the address in the P1_VPDC or P2_VPDC register. If VPD is not
located in the first EEPROM, then the address in the P1_VPDC or P2_VPDC register is used directly
as the 8 bit EEPROM address.
Accesses to Vital Product Data in external EEPROM is performed in the manner described in
The bit ordering of the data returned from EEPROM in the
can be addressed according to little-endian or big-endian conventions.
See the bit ordering information in the register table to obtain the necessary bit ordering
information.