11. Signals and Pinout
200
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
P2_CLK
Input
PCI-2 Clock:
Clock input for the PCI-2 Interface. P2_CLK operates between 25
and 66MHz.
P2_M66EN
Input
PCI-2 66 MHz Enable:
When pulled low, configures the PCI-2 PLL for operation
between 25 and 33 MHz. When pulled high, configures the PCI-2 Interface PLL
for operation above 33 MHz to a maximum of 66 MHz.
P2_PERR#
Tristate bidirectional
PCI-2 Parity Error:
An active low indication of a data parity error. Driven by the
target receiving data. Rescinded by that agent at the end of the transaction.
P2_REQ[1]
Tristate bidirectional
PCI-2 Bus Request:
This is an output when an external arbiter is used and an
input when the PCI-2 Interface internal arbiter is used. As input it is used by an
external master to request the bus. As output it is used by PowerSpan II to
request the bus.
This pin must be weakly pulled high.
P2_REQ[4:2]
Input
PCI-2 Bus Request:
These are inputs only. They can be used by external
masters to request the bus from the PCI-2 arbiter.
These pins must be weakly pulled high in a system.
P2_RST#
Tristate bidirectional
PCI-2 Reset:
Asynchronous active low reset for PCI-2 Interface.
P2_SERR#
Open drain
PCI-2 System Error:
An active low indication of address parity error.
P2_STOP#
Tristate bidirectional
PCI-2 Stop:
An active low indication from the target of its desire to stop the
current transition. Sampled by the master. Rescinded by the target at the end of
the transaction.
P2_TRDY#
Tristate bidirectional
PCI-2 Target Ready:
An active low indication of the current target’s ability to
complete the dataphase. Driven by the target; sampled by the current bus
master. Rescinded by the target at the end of the transaction.
P2_RST_DIR
Input
(LVTTL)
PCI-2 Bus Reset Direction
P2_VDDA
Supply
PCI-2 Analog VDD:
Voltage supply pin to the analog circuits in the PCI-2 Phase
Locked Loop (nominally 2.5V).
P2_DVDD
Supply
PCI-2 Digital VDD:
Voltage supply pin to the digital circuits in the PCI-1 Phase
Locked Loop (nominally 2.5V).
P2_DVSS
Ground
PCI-2 Digital VSS:
Ground pin to the digital circuits in the PCI-1 Phase Locked
Loop.
P2_AVSS
Ground
PCI-2 Analog VSS:
Ground pin to the digital circuits in the PCI-1 Phase Locked
Loop.
a.
Refer to the
PCI Local Bus Specification
for reset states and recommended terminations of these PCI signals.
Table 57: PCI-2 Signals
a
Pin Name
Pin Type
Description