1. Functional Overview
21
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
•
Eight programmable memory maps to PCI from the processor
•
Processor bus arbiter with support for three requesters
1.1.1.2
PCI Support
•
Dual PCI PowerSpan II:
— One 32-bit or 64-bit PCI interface
— One 32-bit interface
— 66 MHz operation
•
Single PCI PowerSpan II:
— One 32-bit or 64-bit PCI interface
— 66 MHz operation
•
Integrated, non-transparent PCI-to-PCI bridge in the Dual PCI PowerSpan II
•
PCI arbiters on each PCI interface
•
CompactPCI Hot Swap Friendly
•
PCI 2.2 Specification
compliant
1.1.1.3
Packaging options
•
Single PCI PowerSpan II (CA91L8260B)
— 64-bit/66MHz
— 420 HSBGA: 1.27mm ball pitch, 35mm body size
— 484 PBGA: 1.0mm ball pitch, 23mm body size
•
Dual PCI PowerSpan II (CA91L8200B)
— 32-bit/66MHz and 64-bit/66MHz
— 480 HSBGA: 1.27mm ball pitch, 37.5mm body size
— 504 HSBGA: 1.0mm ball pitch, 27mm body size
1.1.2
PowerSpan II Benefits
PowerSpan II offers the following benefits to designers:
•
Smaller packages reduce board area required for system design.
•
Integrated PCI bus, processor bus arbiters decrease individual component count on boards.
•
Flexible PCI interfaces enable PowerSpan II to meet many different application requirements.
•
Integrated, non-transparent PCI-to-PCI bridge connects traffic between the two PCI interfaces.
This decreases individual component count and simplifies conventional CompactPCI board
architecture.
•
Supports reads from multiple I/O devices in parallel, non-blocking streams which decreases bus
latency.