12. Register Descriptions
237
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
0x124
P1_TI2_TADDR
“PCI-1 Target Image x Translation Address Register” on page 274
0x128-0x12C
PowerSpan II Reserved
0x130
P1_TI3_CTL
“PCI-1 Target Image x Control Register” on page 268
0x134
P1_TI3_TADDR
“PCI-1 Target Image x Translation Address Register” on page 274
0x138-0x140
PowerSpan II Reserved
0x144
P1_CONF_INFO
“PCI-1 to PCI-2 Configuration Cycle Information Register” on page 276
0x148
P1_CONF_DATA
“PCI-1 to PCI-2 Configuration Cycle Data Register” on page 279
0x14C
P1_IACK
“PCI-1 to PCI-2 Interrupt Acknowledge Cycle Generation Register” on
page 280
0x150
P1_ERRCS
“PCI-1 Bus Error Control and Status Register” on page 281
0x154
P1_AERR
“PCI-1 Address Error Log Register” on page 282
0x158-0x15C
PowerSpan II Reserved
0x160
P1_MISC_CSR
“PCI-1 Miscellaneous Control and Status Register” on page 283
0x164
P1_ARB_CTRL
“PCI-1 Bus Arbiter Control Register” on page 284
0x168-0x1FC
PowerSpan II Reserved
Processor Bus Registers
0x200
PB_SI0_CTL
“Processor Bus Slave Image x Control Register” on page 287
0x204
PB_SI0_TADDR
“Processor Bus Slave Image x Translation Address Register” on page 292
0x208
PB_SI0_BADDR
“Processor Bus Slave Image x Base Address Register” on page 294
0x20C
PowerSpan II Reserved
0x210
PB_SI1_CTL
“Processor Bus Slave Image x Control Register” on page 287
0x214
PB_SI1_TADDR
“Processor Bus Slave Image x Translation Address Register” on page 292
0x218
PB_SI1_BADDR
“Processor Bus Slave Image x Base Address Register” on page 294
0x21C
PowerSpan II Reserved
0x220
PB_SI2_CTL
“Processor Bus Slave Image x Control Register” on page 287
0x224
PB_SI2_TADDR
“Processor Bus Slave Image x Translation Address Register” on page 292
0x228
PB_SI2_BADDR
“Processor Bus Slave Image x Base Address Register” on page 294
0x22C
PowerSpan II Reserved
Table 64: PowerSpan II Register Map
Offset
Register Mnemonic
See