12. Register Descriptions
240
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
0x34C
DMA1_CPP
“DMA x Command Packet Pointer Register” on page 313
0x350
DMA1_GCSR
“DMA x General Control and Status Register” on page 314
0x354
DMA1_ATTR
“DMA x Attributes Register” on page 317
0x358-0x360
PowerSpan II Reserved
0x364
DMA2_SRC_ADDR
“DMA x Source Address Register” on page 309
0x368
PowerSpan II Reserved
0x36C
DMA2_DST_ADDR
“DMA x Destination Address Register” on page 310
0x370
PowerSpan II Reserved
0x374
DMA2_TCR
“DMA x Transfer Control Register” on page 311
0x378
PowerSpan II Reserved
0x37C
DMA2_CPP
“DMA x Command Packet Pointer Register” on page 313
0x380
DMA2_GCSR
“DMA x General Control and Status Register” on page 314
0x384
DMA2_ATTR
“DMA x Attributes Register” on page 317
0x388-0x390
PowerSpan II Reserved
0x394
DMA3_SRC_ADDR
“DMA x Source Address Register” on page 309
0x398
PowerSpan II Reserved
0x39C
DMA3_DST_ADDR
“DMA x Destination Address Register” on page 310
0x3A0
PowerSpan II Reserved
0x3A4
DMA3_TCR
“DMA x Transfer Control Register” on page 311
0x3A8
PowerSpan II Reserved
0x3AC
DMA3_CPP
“DMA x Command Packet Pointer Register” on page 313
0x3B0
DMA3_GCSR
“DMA x General Control and Status Register” on page 314
0x3B4
DMA3_ATTR
“DMA x Attributes Register” on page 317
0x3B8-0x3FC
PowerSpan II Reserved
Miscellaneous Registers
0x400
MISC_CSR
“Miscellaneous Control and Status Register” on page 318
0x404
CLOCK_CTL
“Clock Control Register” on page 321
Table 64: PowerSpan II Register Map
Offset
Register Mnemonic
See