12. Register Descriptions
241
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
0x408
I2C_CSR
“I2C/EEPROM Interface Control and Status Register” on page 322
0x40C
RST_CSR
“Reset Control and Status Register” on page 324
0x410
ISR0
“Interrupt Status Register 0” on page 327
0x414
ISR1
“Interrupt Status Register 1” on page 329
0x418
IER0
“Interrupt Enable Register 0” on page 332
0x41C
IER1
“Interrupt Enable Register 1” on page 334
0x420
IMR_MBOX
“Interrupt Map Register Mail Box” on page 337
0x424
IMR_DB
“Interrupt Map Register Doorbell” on page 339
0x428
IMR_DMA
“Interrupt Map Register DMA” on page 340
0x42C
IMR_HW
“Interrupt Map Register Hardware” on page 341
0x430
IMR_P1
“Interrupt Map Register PCI-1” on page 342
0x434
IMR_P2
“Interrupt Map Register PCI-2” on page 343
0x438
IMR_PB
“Interrupt Map Register Processor Bus” on page 344
0x43C
IMR2_PB
“Interrupt Map Register Two Processor Bus” on page 345
0x440
IMR_MISC
“Interrupt Map Register Miscellaneous” on page 346
0x444
IDR
“Interrupt Direction Register” on page 347
0x448-0x44C
PowerSpan II Reserved
0x450
MBOX0
“Mailbox x Register” on page 349
0x454
MBOX1
“Mailbox x Register” on page 349
0x458
MBOX2
“Mailbox x Register” on page 349
0x45C
MBOX3
“Mailbox x Register” on page 349
0x460
MBOX4
“Mailbox x Register” on page 349
0x464
MBOX5
“Mailbox x Register” on page 349
0x468
MBOX6
“Mailbox x Register” on page 349
0x46C
MBOX7
“Mailbox x Register” on page 349
0x470
SEMA0
“Semaphore 0 Register” on page 350
0x474
SEMA1
“Semaphore 1 Register” on page 351
Table 64: PowerSpan II Register Map
Offset
Register Mnemonic
See