12. Register Descriptions
243
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
0x804
P2_CSR
PCI-2 Control and Status Register
0x808
P2_CLASS
PCI-2 Class Register
0x80C
P2_MISC0
PCI-2 Miscellaneous 0 Register
0x810
P2_BSI2O
PCI-2 I
2
O Target Image Base Address Register
0x814
P2_BSREG
PCI-2 Register Image Base Address Register
0x818
P2_BST0
PCI-2 Target Image 0 Base Address Register
0x81C
P2_BST1
PCI-2 Target Image 1 Base Address Register
0x820
P2_BST2
PCI-2 Target Image 2 Base Address Register
0x824
P2_BST3
PCI-2 Target Image 3 Base Address Register
0x828
PCI Unimplemented
0x82C
P2_SID
PCI-2 Subsystem ID Register
0x830
PCI Unimplemented
0x834
P2_CAP
PCI-2 Capability Pointer Register
0x838
PCI Unimplemented
0x83C
P2_MISC1
PCI-2 Miscellaneous 1 Register
0x840-0x8E0
PCI Unimplemented
0x8E4
P2_HS_CSR
PCI-2 Compact PCI Hot Swap Control and Status Register
0x8E8
P2_VPDC
PCI-2 Vital Product Data Capability Register
0x8EC
P2_VPDD
PCI-2 Vital Product Data Register
0x8F0-0x8FC
PCI Unimplemented
PCI-2 Registers (Dual PCI PowerSpan II)
The PCI-2 Target Image Control and Status Registers are functionally identical to the PCI-1 Target Image Control and Status
Registers from offsets 0x100-1FC. Documentation of the PCI-2 Target Images is the same as the PCI-1 Images, shifting the
register offsets up by 0x800 and swapping PCI-1 and PCI-2 everywhere.
0x900
P2_TI0_CTL
PCI-2 Target Image 0 Control Register
0x904
P2_TI0_TADDR
PCI-2 Target Image 0 Translation Address Register
0x908-0x90C
PowerSpan II Reserved
0x910
P2_TI1_CTL
PCI-2 Target Image 1 Control Register
0x914
P2_TI1_TADDR
PCI-2 Target Image 1 Translation Address Register
Table 64: PowerSpan II Register Map
Offset
Register Mnemonic
See