12. Register Descriptions
244
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
12.1.2
Access from PCI
The PCI-1 Register Image Base Address Register specifies the 4-Kbyte aligned base address for the
PowerSpan II Control and Status Registers (PCSRs) in PCI Memory Space. The base address for PCSR
space is enabled by:
1.
Setting the BSREG_BAR_EN bit in the P1_MISC_CS
2.
Writing to the P1_BSREG register either with a PCI Configuration write access or by writing to it
from the Processor Bus (PB).
Once enabled, the PCSR space can be accessed in PCI Memory Space with single-beat 32-bit accesses.
0x918-0x91C
PowerSpan II Reserved
0x920
P2_TI2_CTL
PCI-2 Target Image 2 Control Register
0x924
P2_TI2_TADDR
PCI-2 Target Image 2 Translation Address Register
0x928-0x92C
PowerSpan II Reserved
0x930
P2_TI3_CTL
PCI-2 Target Image 3 Control Register
0x934
P2_TI3_TADDR
PCI-2 Target Image 3 Translation Address Register
0x938-0x940
PowerSpan II Reserved
0x944
P2_CONF_INFO
PCI-2 to PCI 1 Configuration Cycle Information Register
0x948
P2_CONF_DATA
PCI-2 to PCI 1 Configuration Cycle Data Register
0x94C
P2_IACK
PCI-2 to PCI 1 Interrupt Acknowledge Cycle Generation Register
0x950
P2_ERRCS
PCI-2 Bus Error Control and Status Register
0x954
P2_AERR
PCI-2 Address Error Log Register
0x958-0x95C
PowerSpan II Reserved
0x960
P2_MISC_CSR
PCI-2 Miscellaneous Control and Status Register
0x964
P2_ARB_CTRL
PCI-2 Bus Arbiter Control Register
0x968-0xFFC
PowerSpan II Reserved
Table 64: PowerSpan II Register Map
Offset
Register Mnemonic
See