12. Register Descriptions
251
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
12.5.2
PCI-1 Control and Status Register.
Register Name: P1_CSR
Register Offset: 0x004
PCI
Bits
Function
PB
Bits
31-24
D_PE
S_
SERR
R_MA
R_TA
S_TA
DEVSEL
MDP_D
0-7
23-16
TFBBC
0
DEV66
CAP_L
PCI Reserved
8-15
15-08
PCI Reserved
MFBBC
SERR_EN
16-23
07-00
WAIT
PERESP
VGAPS
MWI_
EN
SC
BM
MS
IOS
24-31
Name
Type
Reset
By
Reset
State
Function
D_PE
R/W 1 to
clear
P1_RST
0
Detected Parity Error
This bit is set by the device whenever the Master Module
detects a data parity error or the Target Module detects a data
or address parity error.
0 = No Parity Error
1 = Parity Error
S_SERR
R/W 1 to clear
P1_RST
0
Signaled SERR#
The device as PCI Target sets this bit when it asserts SERR#
to signal an address parity error. SERR_EN and PERESP
must be set before SERR# can be asserted.
0 = SERR# not asserted
1 = SERR# asserted
R_MA
R/W 1 to clear
P1_RST
0
Received Master Abort
The device sets this bit when a transaction it initiated had to
be terminated with a Master-Abort.
0 = device did not generate Master-Abort
1 = device generated Master Abort
R_TA
R/W 1 to clear
P1_RST
0
Received Target Abort
The device sets this bit when a transaction it initiated was
terminated with a Target-Abort.
0 = device did not detect Target-Abort
1 = device detected Target-Abort