12. Register Descriptions
255
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
12.5.4
PCI-1 Miscellaneous 0 Register
Register Name: P1_MISC0
Register Offset: 0x00C
PCI
Bits
Function
PB
Bits
31-24
BISTC
SBIST
PCI Reserved
CCODE
0-7
23-16
MFUNCT
LAYOUT
8-15
15-08
LTIMER
16-23
07-00
CLINE
24-31
Name
Type
Reset
By
Reset
State
Function
BIST
R
P1_RST
0
BIST Capable
0 = device is not BIST capable
SBIST
R
P1_RST
0
Start BIST
0 = device is not BIST capable
CCODE [3:0]
R
P1_RST
0
Completion Code
0 = device is not BIST capable
MFUNCT
R
P1_RST
0
Multifunction Device
0 = device is not a multifunction device
LAYOUT [6:0]
R
P1_RST
0
Configuration Space Layout
LTIMER [7:0]
R/W
P1_RST
0
Latency Timer
Number of PCI bus clocks before the device must initiate
termination of transaction as a master. Resolution of one
clock.
This field specifies the value of the Latency Timer for the
PCI-1 Master in units of PCI bus clocks. The latency timer
provides a resolution of one PCI bus clock. This timer always
has a minimum value of eight PCI bus clocks. The values
000b-111b correspond to eight clock cycles.