12. Register Descriptions
293
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
The TADDR[19:0] field can be changed while transactions are being processed by PowerSpan II. This
is the only parameter that can be changed during a transaction. All other programmable parameters
must stay constant during a transaction.
M3-M1:
These bits indicate which external master(s) are qualified to access the image. The image
supports master decode if the Processor Bus arbiter is enabled
—
the Processor Bus Arbiter Enable bit,
in the
“Reset Control and Status Register” on page 324
, is set and when MD_EN bit in the
PB_SIx_CTL is set. Bit M3 represents the external master connected to PB_BG[3]_ and M1 represents
the external master connected to PB_BG[1]_.
Table 76: Translation Address Mapping
PB_SIx_TADDR[]
Processor Bus Address PB_A
PB_SIx_CTL[BS]
Block Size
31
0
10011
2G
31:30
0:1
10010
1G
31:29
0:2
10001
512M
31:28
0:3
10000
256M
31:27
0:4
01111
128M
31:26
0:5
01110
64M
31:25
0:6
01101
32M
31:24
0:7
01100
16M
31:23
0:8
01011
8M
31:22
0:9
01010
4M
31:21
0:10
01001
2M
31:20
0:11
01000
1M
31:19
0:12
00111
512k
31:18
0:13
00110
256k
31:17
0:14
00101
128k
31:16
0:15
00100
64k
31:15
0:16
00011
32k
31:14
0:17
00010
16k
31:13
0:18
00001
8k
31:12
0:19
00000
4k