12. Register Descriptions
309
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
12.5.35
DMA x Source Address Register
This register specifies the starting byte address on the source port for channel DMAx. The register is
programmed for Direct mode DMA or updated by the Linked-list when loading the command packet
The DMAx_SRC_ADDR register is updated during the DMA transaction. Writing to this register
while the DMA is active has no effect. While the DMA is active, this register provide status
information on the progress of the transfer.
Register Name: DMAx_SRC_ADDR
Register Offset: 0x304, 0x334, 0x 364, 0x394
PCI
Bits
Function
PB
Bits
31-24
SADDR
0-7
23-16
SADDR
8-15
15-08
SADDR
16-23
07-00
SADDR
24-31
Name
Type
Reset
By
Reset
State
Function
SADDR[31:0]
R/W
G_RST
0
Starting byte address on the source bus for the port defined
by SRC_PORT field in the
“DMA x Transfer Control Register”
.