12. Register Descriptions
318
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
12.5.41
Miscellaneous Control and Status Register
Register Name: MISC_CSR
Register Offset: 0x400
PCI
Bits
Function
PB
Bits
31-24
TUNDRA_DEV_ID
0-7
23-16
TUNDRA_VER_ID
8-15
15-08
VPD_EN
VPD_CS
BAR_
EQ_0
Reserved
ELOAD_OPT
16-23
07-00
P1_LOCK
OUT
P2_LOCK
OUT
PowerSpan II Reserved
PCI_ARB
_CFG
PCI_M7
PCI_M6
PCI_M5
24-31
Name
Type
Reset
By
Reset
State
Function
TUNDRA_DEV_ID[7:0]
R
G_RST
0x00
IDT Internal Device ID
0x01
Single PCI PowerSpan II
TUNDRA_VER_ID[7:0]
R
G_RST
0x02
IDT Internal Version ID
PowerSpan II = 02
(Original PowerSpan = 01)
VPD_EN
R/W
G_RST
0
EEPROM
PCI Vital Product Data.
Enables PCI Vital Product Data (VPD) as
described in the
When enabled, the VPD registers in the PCI
Interface that has been designated as primary are
used to access PCI Vital Product Data.
0=disabled
1=enabled
VPD_CS[2:0]
R/W
G_RST
0
EEPROM
PCI Vital Product Data EEPROM Chip Select.
BAR_EQ_0
R/W
G_RST
0
EEPROM
Base Address Equivalent to 0x00000
This bit enables a value of 0x00000 for Px Base
Address registers.