15. AC Timing
398
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
PowerSpan II’s PCI interface can be configured for operating frequencies between 25 and 33 MHz by
ensuring that the pin Px_M66EN is connected to logic zero.
summarizes the timing behavior
of a PowerSpan II PCI interface configured in this way. This table is valid for operation in 3.3V or
5.0V signaling environments.
1.
This group of point to point signals include: P1_REQ[1]#, P1_GNT[4:1]#, and PCI_GNT[7:5]#.
2.
This group of point to point signals include: P1_GNT[1]#, P1_REQ[4:1]#, and PCI_REQ[7:5]#.
3.
In the adapter scenario, an external agent controls both P1_REQ64# and P1_RST#.
4.
In the
PCI Local Bus Specification (Revision 2.2)
this value is required to be 0 ns.
5.
In the host scenario, PowerSpan II controls both P1_REQ64# and P1_RST#.
Table 98: PCI 33 MHz Timing Parameters
Timing
Parameter
Description
CE/IE
Units
Note
Min
Max
t
200
Float to active delay
2
ns
t
201
Active to float delay
28
ns
t
202
Signal valid delay
Bussed signals
2
11
ns
Point to point signals
2
12
ns
1
t
203
Input setup time
Bussed signals
7
ns
Point to point signals
10
ns
2
t
204
Input hold time
0
ns
t
205
P1_REQ64# to P1_RST# setup time
Adapter scenario
10
PB_CLKs
3
Host scenario
10
PB_CLKs
5
t
206
P1_RST# to P1_REQ64# hold time
Adapter scenario
2.3
ns
3, 4
Host scenario
0
50
ns
5
t
207
Reset to float
40
ns