PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
433
Index
Numerics
42361
H1
Chapter 14
AC Timing
A
AD[31:0]
Address Bus Arbitration
PB arbiter
Address Only Cycles
Address Parity
PB master
PB slave
PCI target
Address Phase
PB master
PB slave
PCI master
PCI target
Address Pipelining
PB master
Address Retry Window
address bus tenure
defined
multi-processor environment
negating address bus request
PB slave terminations
Address Tenure
PB Slave
Address Translation
PB master
PB slave
PCI master
PCI target
Arbiters
PCI
system boot
Arbitration
PB master
PCI master
B
BM
BM_PARK[2:0]
Bus Errors
interrupts
PB master
PB slave
PCI master
PCI target
Bus Parking
PB
PCI
Bus Request
PCI bus
C
C/BE#[3:0]
Cache Coherency
CHAIN
Chip Select
Clean Block
CLINE[1:0]
Clocks
PCI
Command Encoding
PCI master
PCI target
Command Packet Contents
CompactPCI Hot Swap
Primary PCI
Concurrent Reads
Configuration Cycle Generation
PCI-to-PCI
PowerPC-to-PCI
Configuration Read
Configuration Slave Approach
Configuration Slave Mode
Configuration Write
D
D_PE
DACT
Data Alignment
PB master
PB slave
Data Bus Arbitration and Tenure
PB master
PB slave
Data Parity
PB master
PB slave
PCI master
PCI target
Data Phase
PB master
PB Slave
PCI master
DEST
DEVSEL#
Direct Mode DMA
initializing
terminating
transfer acknowledgment
Discard Timer
DMA