435
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
L
LAST
Linked-List Mode DMA
initializing
terminating
LOO
lwarx
M
Master Interface
PCI
Master-Abort
MAX_RETRY
MDP_D
mechanical information
Memory Read
Memory Read Line
Memory Read Multiple
Memory Write
Memory Write and Invalidate
MODE
MRA
Munging/Unmunging
N
NCP[31:5]
Non-transparent PCI-to-PCI
O
Odd Parity
PB master
PB slave
OFF
ordering information
P
P1_ERR
P1_ERR_EN
P1_R64_EN
P2_ERR
P2_ERR_EN
packaging information
PAR
Parity Monitoring and Generation
PCI Master
PARK
PB Arbiters
address bus arbitration
address only cycles
data bus arbitration
PB Interface
address phase
address retry window
bus errors
defined
overview
slave interface
terms
window of opportunity
PB Master
address bus arbitration and tenure
address parity
address phase
address pipelining
address translation
cache coherency
data alignment
data bus arbitration and tenure
data parity
data phase
terminations
transaction length
transaction mapping
window of opportunity
PB Slave
address parity
address tenure
data alignment
data parity
data phase
discard timer
errors
terminations
transaction length
writes
PB_ERR
PB_ERR_EN
PCI Arbiters
arbitration levels
bus parking
disabling
enabling
overview
PCI Interface
bus parking
clock frequencies
data width
errors
interface descriptions
overview
target interface
PCI Master
address phase
address translation
arbitration
command encoding
data phase
error logging and interrupts
parity monitoring and generation
termination phase