436
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
PCI Target
address parity
address phase
address translation
command encoding
data transfer
transaction code mapping
PCLK
PERESP
PERR#
PowerPC
PB defined
Power-up Options
configuration slave approach
PWRUP_P1_ARB_EN
PWRUP_P1_R64_EN
PWRUP_P2_ARB_EN
PWRUP_PB_ARB_EN
PWRUP_Px_ARB_EN
Primary PCI
defined
PRKEEP
Processor Bus Interface
Px_PB_ERR_EN
R
RD_AMT[2:0]
Read Atomic
Read with intent to modify
Read with intent to modify atomic
Read with no intent to cache
Register Accesses
endian mapping
Register Map
Registers
DMA x Attributes Register
DMA x Command Packet Pointer Register
LAST
NCP[31:5]
DMA x Destination Address Register
DMA x General Control and Status Register
CHAIN
DACK
DONE
DONE_EN
GO
HALT
HALT_EN
HALT_REQ
OFF
P1_ERR
P1_ERR_EN
P2_ERR
P2_ERR_EN
PB_ERR
PB_ERR_EN
STOP
STOP_EN
STOP_REQ
DMA x Source Address Register
Interrupt Status Register 0
Interrupt Status Register 1
Miscellaneous Control and Status Register
VPD_EN
PCI 1 Compact PCI Hot Swap Control and Status Register
LOO
PCI 1 Control and Status Register
BM
D_PE
MDP_D
PERESP
R_MA
R_TA
S_TA
SERR_EN
PCI 1 Miscellaneous 0 Register
CLINE[1:0]
PCI 1 Miscellaneous Control and Status Register
MAX_RETRY
PCI 1 Target Image x Base Address Register
BAR_EN
BS[3:0]
CI_
DEST
END[1:0]
GBL_
IMG_EN
MODE
MRA
PRKEEP
RD_AMT[2:0]
RTT[4:0]
TA_EN
WTT[4:0]