2. PCI Interface
56
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
2.4.5
Hot Swap Insertion Process
Use the application illustrated in
as a point of reference in the Hot Swap insertion process
outlined below.
1.
Long pins contact for Early Power:
— HEALTHY# negated
–
PowerSpan II resources are in reset
–
LED# pin enabled, status diode turned on
–
PowerSpan II output pins disabled, input pins inhibited
— Card’s PCI signals pre-charge
2.
Medium pins contact PCI backplane signals:
— PowerSpan II’s Primary PCI Interface, in this case PCI-1, connects to the PCI pins on the
backplane
— PowerSpan II P1_CLK is within specification
3.
Short pins contact, BD_SEL# asserted:
— Back End Power ramps
— Back End Power-up reset asserted
–
PowerSpan II PO_RST_ asserted
–
Host processor PORESET_ asserted, Host processor asserts HRESET_
— Clock generator begins oscillation
–
PowerSpan II PB_CLK and P2_CLK begin to oscillate
— Ejector switch closes sometime after short pins contact
4.
Back End power is within specification:
— HEALTHY# asserted
–
LED# pin disabled
–
PowerSpan II outputs enabled, PB_RST_ and P2_RST# asserted
— Host processor and Secondary PCI clocks are within specification
5.
Back End Power-up reset negation:
— PowerSpan II PLLs released from reset and begin to lock on to P1_CLK, PB_CLK, P2_CLK