3. Processor Bus Interface
106
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
Figure 15: PB Master Interface Single Cycle Read
Figure 16: PB Master Interface Single Cycle Write
3.4.2.3
Data Alignment
Embedded processor bus transfer sizes and alignments are supported by the
PowerSpan II PB Master for transaction accesses. The PB master creates the necessary sequence of
transactions from a set of processor bus data size and alignment options. The size and alignment
combinations defined in
are supported by the PowerQUICC II, PowerPC 7xx, and
PowerPC 750 processors. This set includes:
•
transactions less than or equal to 8-bytes
(s
ingle beat transactions)
•
specific misaligned transactions
•
extended transactions of 16 or 24-bytes
•
burst of 32-bytes
PB_CLK
PB_A[0:31]
PB_AP[0:3]
PB_TSIZ[0:3]
PB_TT[0:4]
PB_D[0:63]
PB_DP[0:7]
PB_TEA_
PB_TA_
PB_DVAL_
PB_DBB_
PB_DBG_IN_
PB_ARTRY_
PB_AACK_
PB_TBST_
PB_TS_
PB_ABB_
PB_BG[1]_
PB_BR[1]_
0A
PB_CLK
PB_A[0:31]
PB_AP[0:3]
PB_TSIZ[0:3]
PB_TT[0:4]
PB_D[0:63]
PB_DP[0:7]
PB_DVAL_
PB_TEA_
PB_TA_
PB_DBB_
PB_DBG_IN_
PB_ARTRY_
PB_AACK_
PB_TBST_
PB_TS_
PB_ABB_
PB_BG[1]_
PB_BR[1]_
02