12. Register Descriptions
274
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
12.5.15
PCI-1 Target Image x Translation Address Register
M7-M1:
These bits indicate which external master(s) are qualified to access the image. The image
supports master decode if the PCI Arbiter is enabled (the P1_ARB_EN bit in the RST_CSR register is
set) and when the MD_EN bit in the P1_TIx_CTL register is set.
details external arbitration pins associated with bits M7-M1. The shaded combinations in the
table identify external arbitration pins which can be used for PCI-1, depending on the programming of
the PCI_M7, PCI_M6,PCI_M5 bits in the MISC_CSR register.
Register Name: P1_TIx_TADDR
Register Offset: 0x104, 0x114, 0x124, 0x134
PCI
Bits
Function
PB
Bits
31-24
TADDR
0-7
23-16
TADDR
8-15
15-08
PowerSpan II Reserved
16-23
07-00
M7 M6
M5
M4
M3
M2
M1
0
24-31
Name
Type
Reset
By
Reset
State
Function
TADDR[15:0]
R/W
P1_RST
0
Translation Address (through substitution)
When the TA_EN bit in the P1_TIx_CTL register is set,
TADDR[15:0] replaces the PCI-1 bus upper address bits. It
replaces the upper address bits up to the size of the image.
The TADDR[15:0] field can be changed while transactions
are being processed by PowerSpan II. This is the only
parameter that can be changed during a transaction. All other
programmable parameters must stay constant during a
transaction.
M7-M1
R/W
P1_RST
0
Master Select
Indicates which external master(s) are qualified to access the
image.
0 = Do not claim transactions generated by this master
1 = Claim transactions generated by this master
Table 70: Arbitration Pin Mapping
Register Bit
External Arbitration Pins
M1
P1_REQ#[1]/P1_GNT#[1]
M2
P1_REQ#[2]/P1_GNT#[2]