15. AC Timing
407
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
1.
Numbers measured into 35 pF load.
2.
PowerSpan II synchronizes these inputs before using them. This parameter must be met for deterministic response time.
3.
PowerSpan II filters these inputs to ensure spurious low going pulses are not recognized as active interrupts. An interrupt pin is considered valid
if three PB_CLK samples yield the same result.
Table 106: Miscellaneous Timing Parameters
Timing
Parameter
Description
CE/IE
Units
Note
Min
Max
Interrupt Timing
t
400
Float to active delay
2
15
ns
1
t
401
Active to float delay
2
15
ns
1
t
402
Input setup time
3
ns
2
t
403
Input hold time
0.5
ns
2
t
404
Pulse width
4
PB_CLKs
3
I
2
C Timing
t
410
I2C_SCLK period
1024
1024
PB_CLKs
t
411
I2C_SCLK high time
512
512
PB_CLKs
t
412
I2C_SCLK low time
512
512
PB_CLKs
t
413
STOP condition setup time
512
512
PB_CLKs
t
414
Bus free time
512
PB_CLKs
t
415
START condition setup time
1024
PB_CLKs
t
416
START condition hold time
512
512
PB_CLKs
t
417
Data output valid time
256
256
PB_CLKs
t
418
Data output hold time
256
256
PB_CLKs
t
419
Data sample time
256
256
PB_CLKs