XC2200 Derivatives
System Units (Vol. 1 of 2)
Parallel Ports
User’s Manual
7-46
V2.1, 2008-08
Parallel Ports, V1.6D6
92
TRef
IO
Sp/1
Control Pin for Core Voltage Generation
Connect TRef to
V
DDPB
to use the on-chip EVRs.
Connect TRef to
V
DDI1
for external core voltage
supply (on-chip EVRs off).
93
P3.2
O0 / I St/B
Bit 2 of Port 3, General Purpose Input/Output
U2C0_SCLK
OUT
O1
St/B
USIC2 Channel 0 Shift Clock Output
TxDC3
O2
St/B
CAN Node 3 Transmit Data Output
U2C0_DX1B
I
St/B
USIC2 Channel 0 Shift Clock Input
HOLD
I
St/B
External Bus Master Hold Request Input
94
P2.10
O0 / I St/B
Bit 10 of Port 2, General Purpose Input/Output
U0C1_DOUT O1
St/B
USIC0 Channel 1 Shift Data Output
U0C0_SELO
3
O2
St/B
USIC0 Channel 0 Select/Control 3 Output
CC2_23
O3 / I St/B
CAPCOM2 CC23IO Capture Inp./ Compare Out.
A23
OH
St/B
External Bus Interface Address Line 23
U0C1_DX0E
I
St/B
USIC0 Channel 1 Shift Data Input
CAPIN
I
St/B
GPT2 Register CAPREL Capture Input
95
P10.3
O0 / I St/B
Bit 3 of Port 10, General Purpose Input/Output
CCU60_COU
T60
O2
St/B
CCU60 Channel 0 Output
AD3
OH / I St/B
External Bus Interface Address/Data Line 3
U0C0_DX2A
I
St/B
USIC0 Channel 0 Shift Control Input
U0C1_DX2A
I
St/B
USIC0 Channel 1 Shift Control Input
Table 7-18
Pin Definitions and Functions
(cont’d)
Pin
Symbol
Ctrl.
Type Function