Processor Pin and Signal Information
Datasheet, Volume 1
111
Figure 8-4. rPGA988B (Socket-G2) Pinmap (Top View, Lower-Right Quadrant)
SA_C
KE[1]
SA_C
KE[0]
SM_D
RAMP
WROK
SA_M
A[15]
SA_BS
[2]
SA_M
A[14]
SA_M
A[11]
SA_M
A[4]
SA_M
A[5]
SA_M
A[8]
V
VCC I
O
VSS
VSS
VDDQ
VSS
VSS
VDDQ
VSS
VSS
VDDQ
U
RSVD
_TP
RSVD
_TP
RSVD
SB_M
A[1]
SB_M
A[3]
SB_M
A[8]
SB_M
A[5]
SB_M
A[6]
SB_M
A[4]
SB_M
A[12]
T
SB_C
KE[1]
SB_C
KE[0]
SM_D
RAMR
ST#
SB_M
A[2]
SB_BS
[2]
SB_M
A[14]
SB_M
A[15]
SB_M
A[9]
SB_M
A[7]
SB_M
A[11]
R
VCC I
O
VSS
VSS
VDDQ
VSS
VSS
VDDQ
VSS
VSS
VDDQ
P
SA_D
Q[25]
SA_D
Q[30]
SA_D
Q[26]
SA_D
Q[27]
SA_D
QS[3]
SB_D
Q[29]
SB_D
Q[25]
SB_D
QS#[3
]
SB_D
Q[26]
SB_D
Q[27]
N
SA_D
Q[28]
SA_D
Q[29]
SA_D
Q[24]
SA_D
Q[31]
SA_D
QS#[3
]
SB_D
Q[24]
SB_D
Q[28]
SB_D
QS[3]
SB_D
Q[30]
SB_D
Q[31]
M
VCC I
O
VSS
VSS
RSVD
VSS
VSS
VSS
VSS
VSS
VSS
L
SB_D
Q[18]
SB_D
Q[19]
SB_D
Q[22]
SB_D
Q[23]
SB_D
QS#[2
]
SA_D
Q[17]
SA_D
Q[16]
SA_D
QS[2]
SA_D
Q[23]
SA_D
Q[18]
K
FDI1_
FSYNC
RSVD RSVD
VC CI
O
VC C I
O
VC C I
O
VCC I
O
SB_D
Q[21]
SB_D
Q[20]
SB_D
Q[17]
SB_D
Q[16]
SB_D
QS[2]
SA_D
Q[20]
SA_D
Q[21]
SA_D
QS#[2
]
SA_D
Q[22]
SA_D
Q[19]
J
FDI1_
LSYNC
RSVD
VSS
VC CI
O
VSS
VC C I
O
VCC I
O
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
H
VSS
RSVD
eDP_T
X[3]
VC CI
O
VC C I
O
VC C I
O
VSS
SA_D
Q[10]
SA_D
Q[11]
SA_D
Q[14]
SA_D
Q[15]
SA_D
QS#[1
]
SB_D
Q[12]
SB_D
Q[8]
SB_D
QS[1]
SB_D
Q[15]
SB_D
Q[11]
G
FDI1_
TX[3]
eDP_T
X[1]
eDP_T
X#[3]
VC CI
O
VC C I
O
VC C I
O
VCC I
O
SA_D
Q[8]
SA_D
Q[12]
SA_D
Q[9]
SA_D
Q[13]
SA_D
QS[1]
SB_D
Q[13]
SB_D
Q[9]
SB_D
QS#[1
]
SB_D
Q[14]
SB_D
Q[10]
F
FDI1_
TX#[3
]
eDP_T
X#[1]
VSS
VC CI
O
VSS
VC C I
O
VCC I
O
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
E
VSS
eDP_T
X#[2]
eDP_A
UX#
VC CI
O
VC C I
O
VC C I
O
VCC I
O
SB_D
Q[2]
SB_D
Q[6]
SB_D
Q[7]
SB_D
QS#[0
]
SA_D
Q[4]
SA_D
Q[1]
SA_D
QS[0]
SA_D
Q[2]
SA_D
Q[3]
SB_DI
MM_V
REFDQ
D
eDP_T
X[0]
eDP_T
X[2]
eDP_A
UX
VC CI
O
VC C I
O
VC C I
O
VCC I
O
VSS
SB_D
Q[0]
SB_D
Q[3]
SB_D
QS[0]
SA_D
Q[5]
SA_D
Q[0]
SA_D
QS#[0
]
SA_D
Q[7]
SA_D
Q[6]
VSS
C
VSS
eDP_H
PD
VSS
VC CI
O
VSS
VC C I
O
VSS
VCC I
O_SEN
SE
VSS
VSS
VSS
VC C PL
L
VSS
SA_DI
MM_V
REFDQ
VSS
VSS
KEY
B
eDP_I
C OMP
O
DPLL_
REF_C
LK
DPLL_
REF_C
LK#
VC CI
O
VC C I
O
VC C I
O
VCC I
O
VSS_S
ENSE_
VCC I
SB_D
Q[4]
SB_D
Q[5]
SB_D
Q[1]
VC C PL
L
SM_R
C OMP[
1]
SM_R
C OMP[
2]
VSS
VC CPL
L
A
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1