Using Performance Monitoring Events
B
B-9
There is a simplified block diagram below of the sub-systems connected
to the IOQ unit in the front side bus sub-system and the BSQ unit that
interface to the IOQ. A two-way SMP configuration is illustrated.
1st-level cache misses and writebacks (also called core references)
result in references to the 2nd-level cache. The Bus Sequence Queue
(BSQ) holds requests from the processor core or prefetcher that are to be
serviced on the front side bus (FSB), or in the local XAPIC. If a
3rd-level cache is present on-die, the BSQ also holds writeback requests
(dirty, evicted data) from the 2nd-level cache. The FSB's IOQ holds
requests that have gone out onto the front side bus.
Summary of Contents for ARCHITECTURE IA-32
Page 1: ...IA 32 Intel Architecture Optimization Reference Manual Order Number 248966 013US April 2006...
Page 220: ...IA 32 Intel Architecture Optimization 3 40...
Page 434: ...IA 32 Intel Architecture Optimization 9 20...
Page 514: ...IA 32 Intel Architecture Optimization B 60...
Page 536: ...IA 32 Intel Architecture Optimization C 22...