Using Performance Monitoring Events
B
B-55
Characterization Metrics
x87 Input Assists
x87 Output Assists
Machine Clear Count
Memory Order Machine Clear
Self-Modifying Code Clear
Scalar DP Retired
Scalar SP Retired
Packed DP Retired
Packed SP Retired
128-bit MMX Instructions Retired
64-bit MMX Instructions Retired
x87 Instructions Retired
Stalled Cycles of Store Buffer Resources
Stalls of Store Buffer Resources
1
Parallel counting is not supported due to ESCR restrictions.
Table B-7
Metrics That Are Independent of Logical Processors
General Metrics
Non-Sleep Clockticks
TC and Front End Metrics
Page Walk Miss ITLB
Memory Metrics
Page Walk DTLB All Misses
All WCB Evictions
WCB Full Evictions
Bus Metrics
Bus Data Ready from the Processor
Characterization Metrics
SSE Input Assists
Table B-6
Metrics That Support Qualification by Logical Processor and
Parallel Counting
(continued)
Summary of Contents for ARCHITECTURE IA-32
Page 1: ...IA 32 Intel Architecture Optimization Reference Manual Order Number 248966 013US April 2006...
Page 220: ...IA 32 Intel Architecture Optimization 3 40...
Page 434: ...IA 32 Intel Architecture Optimization 9 20...
Page 514: ...IA 32 Intel Architecture Optimization B 60...
Page 536: ...IA 32 Intel Architecture Optimization C 22...