TIMERS
10-10
(TMRx.sup)
Timer Register
Supervisor
Write Control
Bit 3
READ
Bit is available 1 bus clock after executing a read instruction from
TMRx.
WRITE
Writing a ‘1’ locks out user mode writes within 1 bus clock after the
store instruction executes to TMRx. Upon detecting a user mode write
the timer generates a TYPE.MISMATCH fault.
(TMRx.csel1:0)
Timer Input
Clock Select
Bits 4-5
READ
Bits are available 1 bus clock after executing a read instruction from
TMRx.csel1:0 bit(s).
WRITE
The timer re-synchronizes the clock cycle used to decrement TCRx
within one bus clock cycle after executing a store instruction to
TMRx.csel1:0 bit(s).
(TCRx.d31:0)
Timer Count
Register
READ
The current TCRx count value is available within 1 bus clock cycle
after executing a read instruction from TCRx. When the timer is
running, the pre-decremented value is returned as the current value.
WRITE
The value written to TCRx becomes the active value within 1 bus
clock cycle. When the timer is running, the value written is
decremented in the current clock cycle.
(TRRx.d31:0)
Timer Reload
Register
READ
The current TRRx count value is available within 1 bus clock after
executing a read instruction from TRRx. When the timer is transferring
the TRRx count into TCRx in the current count cycle, the timer returns
the new TCRx count value to the executing read instruction.
WRITE
The value written to TRRx becomes the active value stored in TRRx
within 1 bus clock cycle. When the timer is transferring the TRRx
value into the TCRx, data written to TRRx is also transferred into
TCRx.
Table 10-5. Timer Responses to Register Bit Settings
(Sheet 2 of 2)
Name
Status
Action
Summary of Contents for i960 Jx
Page 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Page 24: ......
Page 25: ...1 INTRODUCTION ...
Page 26: ......
Page 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Page 36: ......
Page 46: ......
Page 47: ...3 PROGRAMMING ENVIRONMENT ...
Page 48: ......
Page 73: ...4 CACHE AND ON CHIP DATA RAM ...
Page 74: ......
Page 85: ...5 INSTRUCTION SET OVERVIEW ...
Page 86: ......
Page 111: ...6 INSTRUCTION SET REFERENCE ...
Page 112: ......
Page 233: ...7 PROCEDURE CALLS ...
Page 234: ......
Page 256: ......
Page 257: ...8 FAULTS ...
Page 258: ......
Page 291: ...9 TRACING AND DEBUGGING ...
Page 292: ......
Page 309: ...10 TIMERS ...
Page 310: ......
Page 324: ......
Page 325: ...11 INTERRUPTS ...
Page 326: ......
Page 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Page 370: ......
Page 412: ......
Page 413: ...13 MEMORY CONFIGURATION ...
Page 414: ......
Page 429: ...14 EXTERNAL BUS ...
Page 430: ......
Page 468: ......
Page 469: ...15 TEST FEATURES ...
Page 470: ......
Page 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Page 494: ......
Page 502: ......
Page 503: ...B OPCODES AND EXECUTION TIMES ...
Page 504: ......
Page 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Page 516: ......
Page 523: ...D REGISTER AND DATA STRUCTURES ...
Page 524: ......
Page 550: ......
Page 551: ...GLOSSARY ...
Page 552: ......
Page 561: ...INDEX ...
Page 562: ......
Page 578: ......