INDEX
Index-3
INDEX
C
cache
data
cache coherency and non-cacheable accesses
4-9
described
4-6
enabling and disabling
4-6
fill policy
4-8
partial-hit multi-word data accesses
4-7
visibility
4-10
write policy
4-8
instruction
enabling and disabling
4-4
loading and locking instruction
4-5
visibility
4-5
load-and-lock mechanism
4-5
local register
3-17
,
4-2
stack frame
3-17
,
4-2
cacheable writes (stores)
4-8
caching of interrupt-handling procedure
11-36
caching of local register sets
frame fills
7-7
frame spills
7-7
mapping to the procedure stack
7-11
updating the register cache
7-11
call
extended instruction
6-27
instruction
6-24
system instruction
6-25
call
6-24
,
7-2
,
7-6
call and return instructions
5-16
call and return mechanism
7-1
,
7-2
explicit calls
7-1
implicit calls
7-1
local register cache
7-3
local registers
7-2
procedure stack
7-3
register and stack management
7-4
frame pointer
7-4
previous frame pointer
7-5
return type field
7-5
stack pointer
7-4
stack frame
7-2
call and return operations
7-5
call operation
7-6
return operation
7-7
calls
3-24
,
6-25
,
7-2
,
7-6
call-trace mode
9-3
callx
6-27
,
7-2
,
7-6
carry conditions
3-19
check bit instruction
6-29
chkbit
6-29
clear bit instruction
6-30
clock input (CLKIN)
12-34
clrbit
6-30
cmpdeci
6-31
cmpdeco
6-31
cmpi
5-12
,
6-33
cmpib
5-12
cmpibe
6-35
cmpibg
6-35
cmpibge
6-35
cmpibl
6-35
cmpible
6-35
cmpibne
6-35
cmpibno
6-35
cmpibo
6-35
cmpinci
6-32
cmpinco
6-32
cmpis
5-12
cmpo
5-12
,
6-33
cmpobe
6-35
cmpobg
6-35
cmpobge
6-35
cmpobl
6-35
cmpoble
6-35
cmpobne
6-35
cold reset
11-28
,
12-3
compare
and branch conditional instructions
6-35
and conditional compare instructions
5-12
and decrement integer instruction
6-31
and decrement ordinal instruction
6-31
and increment integer instruction
6-32
and increment ordinal instruction
6-32
integer conditional instruction
6-38
integer instruction
6-33
ordinal conditional instruction
6-38
ordinal instruction
6-33
Summary of Contents for i960 Jx
Page 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Page 24: ......
Page 25: ...1 INTRODUCTION ...
Page 26: ......
Page 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Page 36: ......
Page 46: ......
Page 47: ...3 PROGRAMMING ENVIRONMENT ...
Page 48: ......
Page 73: ...4 CACHE AND ON CHIP DATA RAM ...
Page 74: ......
Page 85: ...5 INSTRUCTION SET OVERVIEW ...
Page 86: ......
Page 111: ...6 INSTRUCTION SET REFERENCE ...
Page 112: ......
Page 233: ...7 PROCEDURE CALLS ...
Page 234: ......
Page 256: ......
Page 257: ...8 FAULTS ...
Page 258: ......
Page 291: ...9 TRACING AND DEBUGGING ...
Page 292: ......
Page 309: ...10 TIMERS ...
Page 310: ......
Page 324: ......
Page 325: ...11 INTERRUPTS ...
Page 326: ......
Page 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Page 370: ......
Page 412: ......
Page 413: ...13 MEMORY CONFIGURATION ...
Page 414: ......
Page 429: ...14 EXTERNAL BUS ...
Page 430: ......
Page 468: ......
Page 469: ...15 TEST FEATURES ...
Page 470: ......
Page 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Page 494: ......
Page 502: ......
Page 503: ...B OPCODES AND EXECUTION TIMES ...
Page 504: ......
Page 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Page 516: ......
Page 523: ...D REGISTER AND DATA STRUCTURES ...
Page 524: ......
Page 550: ......
Page 551: ...GLOSSARY ...
Page 552: ......
Page 561: ...INDEX ...
Page 562: ......
Page 578: ......