9-7
CONFIGURATION
At the RESET# signal’s active-to-inactive transition, system interface logic is responsible for as-
sertion of the BREQ0# bus signal. BREQ[3:1]# bus signals remain deasserted. All Pentium Pro
processors sample their BR[3:1]# pins on the RESET signal’s active-to-inactive transition and
determine their agent ID from the sampled value.
If FRC is not enabled, then each physical processor is a logical processor. Each processor is des-
ignated a non-FRC master and each processor has a distinct agent ID.
Figure 9-2. BR[3:0]# Physical Interconnection
Agent 0
Agent 1
Agent 2
Agent 3
BR1
#
BR2
#
BR3
#
BREQ0#
BREQ1#
BREQ2#
BREQ3#
Priority
BPRI#
Agent
BR0
#
BR0
#
BR0
#
BR0
#
BR1
#
BR1
#
BR1
#
BR2
#
BR2
#
BR2
#
BR3
#
BR3
#
BR3
#
System
Interface Logic
During Reset
Summary of Contents for Pentium Pro Family
Page 17: ...1 Component Introduction ...
Page 26: ...2 Pentium Pro Processor Architecture Overview ...
Page 27: ......
Page 36: ...3 Bus Overview ...
Page 62: ...4 Bus Protocol ...
Page 105: ...5 Bus Transactions and Operations ...
Page 126: ...6 Range Registers ...
Page 131: ...7 Cache Protocol ...
Page 135: ...8 Data Integrity ...
Page 148: ...9 Configuration ...
Page 161: ...10 Pentium Pro Processor Test Access Port TAP ...
Page 172: ...11 Electrical Specifications ...
Page 201: ...12 GTL Interface Specification ...
Page 229: ...13 3 3V Tolerant Signal Quality Specifications ...
Page 233: ...14 Thermal Specifications ...
Page 239: ...15 Mechanical Specifications ...
Page 241: ...15 2 MECHANICAL SPECIFICATIONS s Figure 15 1 Package Dimensions Bottom View ...
Page 252: ...16 Tools ...
Page 260: ...16 8 TOOLS Figure 16 4 Generic MP System Layout for Debug Port Connection ...
Page 264: ...17 OverDrive Processor Socket Specification ...
Page 290: ...A Signals Reference ...
Page 320: ...Index ...
Page 328: ......