I/O Controller Hub
122
Design Guide
9.1.4
Secondary IDE Connector Requirements
The requirements for the secondary IDE connector are shown in
.
•
22
Ω
– 47
Ω
series resistors are required on RESET#. The correct value should be determined
for each unique motherboard design, based on signal quality.
•
An 8.2 k
Ω
to 10 k
Ω
pull-up resistor is required on IRQ15 to VCC_3.3.
•
A 4.7 k
Ω
± 5%
pull-up resistor to VCC_3.3 is required on SIORDY.
•
Series resistors can be placed on the control and data lines to improve signal quality. The
resistors are placed as close to the connector as possible. Values are determined for each
unique motherboard design.
•
The 10 k
Ω
resistor to ground on the PDIAG#/CBLID# signal is required on the Secondary
Connector. This change is to prevent the GPIOx pin from floating if a device is not present on
the IDE interface.
NOTE:
1
Because of ringing, PCIRST# must be buffered.
Figure 9-3. Connection Requirements for Secondary IDE Connector
CSEL
3.3 V
3.3 V
4.7 k
Ω
8.2–10 k
Ω
10 k
Ω
SIORDY (SRDSTB/SWDMARDY#)
SDIAG# / CBLID#
IRQ15
GPIOx
Se
co
nda
ry
ID
E
C
on
ne
ct
or
Intel
®
ICH3-S
PCIRST#
1
SDD[15:0]
SDA[2:0]
SDCS[3,1]#
SDIOR#
SDIOW#
SDDREQ
SDDACK#
22–47
Ω
IDERST#
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...