Design Guide
197
Schematic Checklist
GPIO[43:32]
•
I/O pins. Defaults as an output when
enabled as GPIOs.
•
From main power well (VCC_3.3).
Hub Interface
HI[11]
•
No pull-up resistor required.
•
Use a no-stuff or a test point to
put the ICH3-S into NAND
chain mode testing.
•
Refer to
.
HICOMP
•
Tie the pin to a 78.7
Ω
± 1% pull-up resistor
to
VCC_1.8.
•
Refer to
.
HIREF
•
0.350 V + 5%
•
Refer to
.
HITERM
•
0.700 V + 5%
•
Refer to
.
IDE Checklist
PDD[15:0]
SDD[15:0]
•
No extra series termination resistors or
other pull-ups/pull-downs are required.
•
PDD7/SDD7 does not require a 10 k
Ω
pull-
down resistor.
•
Refer to ATA ATAPI-6
specification.These signals
have integrated series resistors.
•
Refer to
and
NOTE:
Simulation data indicates
that the integrated series
termination resistors are a nominal
33
Ω,
but can range from 31
Ω
to
43
Ω
.
PDIOW#
PDIOR#
PDDACK#
PDA[2:0]
PDCS1#
PDCS3#
SDIOW#
SDIOR#
SDDACK#
SDA[2:0]
SDCS1#
SDCS3#
•
No extra series termination resistors. Pads
for series resistors can be implemented
should the system designer have signal
integrity concerns.
•
These signals have integrated
series resistors.
•
Refer to
and
NOTE:
Simulation data indicates
that the integrated series
termination resistors are a nominal
33
Ω
, but can range from 31
Ω
to
43
Ω
.
PDREQ
SDREQ
•
No extra series termination resistors.
•
No pull-down resistors required.
•
These signals have integrated
series resistors in the ICH3-S.
•
These signals have integrated
pull-down resistors in the
ICH3-S.
•
Refer to
and
PIORDY
SIORDY
•
No extra series termination resistors.
•
Pull-up to VCC3.3 via a 4.7
± 5%
k
Ω
resistor.
•
These signals have integrated
series resistors in the ICH3-S.
•
Refer to
and
IRQ14
IRQ15
•
Recommend 8.2 k
Ω
– 10 k
Ω
pull-up
resistors to VCC3.3.
•
No extra series termination resistors.
•
Open drain outputs from drive.
•
Refer to
and
IDERST#
•
The PCIRST# signal should be buffered to
form the IDERST# signal. A 33
Ω
series
termination resistor is recommended on this
signal.
•
Refer to
and
Table 13-3. Intel
®
ICH3-S Schematic Checklist (Sheet 2 of 8)
Checklist Items
Recommendations
Comments
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...