INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
ITP, CPU GTL VREF....................................9
Processor Connector 0.................................4,5
Processor Connector 1.................................6,7
P64H2 #1 PCI Pullups.................................35
P64H2 #2 PCI Pullups.................................36
PCI-X Slots hot plug logic.............................37-38
PCI-X Slots power control.............................39-41
Power connectors, VID/VRD control logic.......60
Voltage Regulators, Reset control..................62-64
SIO, Legacy I/O...........................................67,68
Spare gates, mounting holes.........................82
Table of Contents
System Block Diagram.................................3
MCH System Bus.........................................10
Processor Decoupling..................................8
MCH Hub I/F................................................11
MCH DDR I/F...............................................12,13
MCH Power/Ground.....................................14
DDR A Series Resistors...............................15
DDR A DIMMs.............................................16-19
DDR A Term................................................20
DDR B Series Resistors...............................21
DDR B DIMMs.............................................22-25
DDR B Term.................................................26
P64H2 #1.....................................................27
P64H2 #2.....................................................31
Slots A-D hot plug bus switches....................42-46
PCI-X Slots 1,2,A,B,C...................................47-51
ICH3.............................................................53-55
ICH3, USB, IDE connectors...........................56
32-bit PCI slot (debug)...................................57
Video............................................................58,59
LAN..............................................................69-71
SCSI............................................................72-79
SMBus mux logic..........................................81
PCI-X Slot D..................................................52
CK408B.......................................................65
FWH............................................................66
Front Panel Conn.........................................80
2
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...