VTT_DDR
+
+
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
VTT_DDR
VTT_DDR
VTT_DDR
Two Caps for each R-Pak
Two Caps for each R-Pak
Two Caps for each R-Pak
DDR Channel A Termination
DDRA
_
D
Q
11_R
15-19
15-19
DDRA
_
D
Q
20_R
12,
16-19
DDRA
_
M
A
7
_
R
12,
16-19
DDRA
_
M
A
8
_
R
12,
16-19
DDRA
_
M
A
9
_
R
12,
16-19
DDRA
_
M
A
11_R
12,
16-19
DDRA
_
M
A
12_R
DDRB
_
D
Q
23_R
21-25
DDRA
_
C
S
6
_
N
_
R
12,
19
13,
25
DDRB
_
C
S
7
_
N
_
R
13,
25
DDRB
_
C
S
6
_
N
_
R
12,
16-19
DDRA
_
C
A
S
_
N_
R
12,
16
DDRA
_
C
S
1
_
N
_
R
12,
17
DDRA
_
C
S
3
_
N
_
R
DDRA
_
W
E
_
N_
R
12,
16-19
DDRA
_
R
A
S
_
N_
R
12,
16-19
DDRB
_
R
A
S
_
N_
R
13,
22-25
DDRA
_
D
Q
35_R
15-19
15-19
DDRA
_
D
Q
S
12_R
15-19
DDRA
_
D
Q
29_R
15-19
DDRA
_
D
Q
28_R
15-19
DDRA
_
D
Q
24_R
DDRB
_
D
Q
30_R
21-25
15-19
DDRA
_
C
B
4
_
R
15-19
DDRA
_
D
Q
27_R
DDRA
_
D
Q
36_R
15-19
15-19
DDRA
_
D
Q
32_R
DDRA
_
M
A
10_R
12,
16-19
13,
22-25
DDRB
_
M
A
10_R
12,
16-19
DDRA
_
M
A
0
_
R
DDRA
_
M
A
1
_
R
12,
16-19
DDRA
_
C
B
3
_
R
15-19
21-25
DDRB
_
D
Q
31_R
15-19
DDRA
_
C
B
0
_
R
15-19
DDRA
_
D
Q
59_R
15-19
DDRA
_
D
Q
63_R
DDRA
_
D
Q
58_R
15-19
15-19
DDRA
_
D
Q
S
7
_
R
15-19
DDRA
_
D
Q
62_R
15-19
DDRA
_
D
Q
S
16_R
15-19
DDRA
_
D
Q
51_R
15-19
DDRA
_
D
Q
50_R
15-19
DDRA
_
D
Q
55_R
DDRA
_
D
Q
54_R
15-19
DDRA
_
D
Q
S
6
_
R
15-19
15-19
DDRA
_
D
Q
S
15_R
15-19
DDRA
_
D
Q
53_R
15-19
DDRA
_
D
Q
49_R
DDRA
_
D
Q
52_R
15-19
15-19
DDRA
_
D
Q
48_R
15-19
DDRA
_
D
Q
47_R
15-19
DDRA
_
D
Q
43_R
15-19
DDRA
_
D
Q
S
14_R
15-19
DDRA
_
D
Q
41_R
15-19
DDRA
_
D
Q
45_R
DDRA
_
B
A
0
_
R
12,
16-19
15-19
DDRA
_
D
Q
39_R
15-19
DDRA
_
D
Q
S
13_R
15-19
DDRA
_
D
Q
S
4
_
R
15-19
DDRA
_
D
Q
38_R
15-19
DDRA
_
D
Q
33_R
DDRA
_
D
Q
44_R
15-19
21-25
DDRB
_
D
Q
S
12_R
12,
16-19
DDRA
_
M
A
2
_
R
21-25
DDRB
_
D
Q
29_R
DDRA
_
M
A
4
_
R
12,
16-19
DDRA
_
D
Q
31_R
15-19
15-19
DDRA
_
D
Q
30_R
12,
16-19
DDRA
_
M
A
3
_
R
12,
16-19
DDRA
_
M
A
6
_
R
15-19
DDRA
_
D
Q
19_R
DDRA
_
D
Q
23_R
15-19
15-19
DDRA
_
D
Q
22_R
15-19
DDRA
_
D
Q
S
11_R
DDRA
_
D
Q
S
2
_
R
15-19
15-19
DDRA
_
D
Q
17_R
15-19
DDRA
_
D
Q
16_R
DDRA
_
D
Q
21_R
15-19
12,
16-19
DDRA
_
C
K
E
0
DDRA
_
C
K
E
1
15-19
DDRA
_
D
Q
13_R
15-19
DDRA
_
D
Q
S
1
_
R
15-19
DDRA
_
D
Q
12_R
DDRA
_
D
Q
2
_
R
15-19
DDRA
_
D
Q
6
_
R
15-19
15-19
DDRA
_
D
Q
S
0
_
R
15-19
DDRA
_
D
Q
S
9
_
R
15-19
DDRA
_
D
Q
5
_
R
DDRA
_
D
Q
10_R
15-19
DDRA
_
D
Q
15_R
15-19
DDRA
_
D
Q
14_R
15-19
DDRA
_
D
Q
S
10_R
15-19
DDRA
_
D
Q
S
3
_
R
15-19
DDRA
_
D
Q
25_R
15-19
DDRA
_
C
S
7
_
N
_
R
12,
19
DDRA
_
D
Q
46_R
15-19
DDRA
_
D
Q
42_R
15-19
DDRA
_
D
Q
S
5
_
R
15-19
DDRA
_
D
Q
57_R
15-19
DDRA
_
D
Q
56_R
15-19
DDRA
_
D
Q
61_R
15-19
DDRA
_
D
Q
60_R
15-19
DDRA
_
C
B
6
_
R
15-19
DDRA
_
C
B
2
_
R
15-19
DDRA
_
D
Q
S
17_R
15-19
0.
1U
F
C
980
0.
1U
F
C
979
C
978
0.
1U
F
0.
1U
F
C
977
0.
1U
F
C
976
0.
1U
F
C
975
0.
1U
F
C
974
0.
1U
F
C
973
0.
1U
F
C
972
0.
1U
F
C
971
0.
1U
F
C
970
0.
1U
F
C
969
0.
1U
F
C
968
0.
1U
F
C
967
0.
1U
F
C
966
0.
1U
F
C
965
0.
1U
F
C
964
0.
1U
F
C
963
0.
1U
F
C
962
0.
1U
F
C
961
0.
1U
F
C
960
0.
1U
F
C
959
0.
1U
F
C
958
0.
1U
F
C
957
0.
1U
F
C
956
0.
1U
F
C
955
0.
1U
F
C
954
0.
1U
F
C
953
0.
1U
F
C
952
0.
1U
F
C
951
0.
1U
F
C
950
0.
1U
F
C
949
0.
1U
F
C
948
0.
1U
F
C
947
0.
1U
F
C
946
0.
1U
F
C
945
0.
1U
F
C
944
0.
1U
F
C
943
0.
1U
F
C
942
0.
1U
F
C
941
0.
1U
F
C
940
0.
1U
F
C
939
0.
1U
F
C
938
0.
1U
F
C
937
0.
1U
F
C
936
0.
1U
F
C
935
0.
1U
F
C
934
0.
1U
F
C
933
0.
1U
F
C
932
0.
1U
F
C
931
0.
1U
F
C
930
0.
1U
F
C
929
0.
1U
F
C
928
0.
1U
F
C
927
C
926
0.
1U
F
0.
1U
F
C
925
0.
1U
F
C
924
0.
1U
F
C
923
0.
1U
F
C
922
C
921
0.
1U
F
12,
17
DDRA
_
C
S
2
_
N
_
R
DDRA
_
C
B
7
_
R
15-19
8
7
6
5
4
3
2
1
22
R
P
233
8
7
6
54
3
2
1
22
R
P
229
8
7
6
54
3
2
1
22
R
P
227
8
7
6
5
4
3
2
1
22
R
P
215
8
7
6
5
4
3
2
1
22
R
P
223
15-19
DDRA
_
C
B
5
_
R
15-19
DDRA
_
D
Q
18_R
1
2
3
45
6
7
8
R
P
238
22
8
7
6
5
4
3
2
1
22
R
P
237
8
7
6
5
4
3
2
1
22
R
P
213
8
7
6
5
4
3
2
1
22
R
P
217
DDRA
_
D
Q
40_R
15-19
15-19
DDRA
_
D
Q
34_R
8
7
6
5
4
3
2
1
22
R
P
225
15-19
DDRA
_
D
Q
26_R
8
7
6
5
4
3
2
1
22
R
P
221
8
7
6
5
4
3
2
1
22
R
P
219
12,
16
DDRA
_
C
S
0
_
N
_
R
15-19
DDRA
_
C
B
1
_
R
12
C
1567
100U
F
2
1
100U
F
C
1568
DDRA
_
M
A
5
_
R
12,
16-19
1
2
3
4
5
6
7
8
R
P
216
22
1
2
3
4
5
6
7
8
R
P
218
22
1
2
3
4
5
6
7
8
R
P
220
22
1
2
3
4
5
6
7
8
R
P
222
22
1
2
3
4
5
6
7
8
R
P
224
22
1
2
3
4
5
6
7
8
R
P
232
22
1
2
3
4
5
6
7
8
R
P
234
22
8
7
6
54
3
2
1
22
R
P
235
1
2
3
45
6
7
8
R
P
236
22
8
7
6
54
3
2
1
22
R
P
239
1
2
3
45
6
7
8
R
P
214
22
1
2
3
45
6
7
8
R
P
226
22
1
2
3
45
6
7
8
R
P
228
22
1
2
3
4
5
6
7
8
R
P
230
22
8
7
6
5
4
3
2
1
22
R
P
231
1
2
3
4
5
6
7
8
R
P
240
22
8
7
6
54
3
2
1
22
R
P
241
1
2
3
4
5
6
7
8
R
P
242
22
DDRA
_
D
Q
S
8
_
R
15-19
DDRA
_
D
Q
37_R
15-19
20
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...