+V2_5
+V2_5
+V2_5
+
+
+
+
+
+
+
+
+
+
+V2_5
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
to 2.5V plane, and 2 vias to GND.
Place 100uF caps surrounding Chan B DIMMs
CAD Note: All Caps should have direct attatchment
0.1uF Backside or Frontside Caps
6 caps between each pair of DIMMs
DDR Channel B Series Resistors
Place near DIMM B-1
DDRB
_
D
Q
2
_
R
22-26
DDRB
_
D
Q
2
13
DDRB
_
D
Q
S
0
_
R
22-26
DDRB
_
D
Q
S
0
13
DDRB
_
D
Q
38_R
22-26
DDRB
_
D
Q
S
13_R
22-26
DDRB
_
D
Q
S
1
3
13
DDRB
_
D
Q
3
8
13
DDRB
_
D
Q
0
_
R
22-26
DDRB
_
D
Q
5
_
R
22-26
13
DDRB
_
D
Q
5
13
DDRB
_
D
Q
4
13
DDRB
_
D
Q
0
DDRB
_
D
Q
6
_
R
22-26
DDRB
_
D
Q
3
13
DDRB
_
D
Q
7
13
13
DDRB
_
D
Q
6
DDRB
_
D
Q
S
9
_
R
22-26
13
DDRB
_
D
Q
S
9
DDRB
_
D
Q
19_R
22-26
DDRB
_
D
Q
23_R
20,
22-25
DDRB
_
D
Q
2
3
13
DDRB
_
D
Q
1
9
13
DDRB
_
D
Q
39_R
22-26
13
DDRB
_
D
Q
3
9
DDRB
_
D
Q
S
4
_
R
22-26
13
DDRB
_
D
Q
4
4
13
DDRB
_
D
Q
3
4
DDRB
_
D
Q
S
4
13
DDRB
_
D
Q
41_R
22-26
DDRB
_
D
Q
46_R
22-26
DDRB
_
D
Q
S
14_R
22-26
13
DDRB
_
D
Q
S
1
4
13
DDRB
_
D
Q
4
6
DDRB
_
D
Q
4
1
13
DDRB
_
D
Q
42_R
22-26
DDRB
_
D
Q
43_R
22-26
DDRB
_
D
Q
4
3
13
13
DDRB
_
D
Q
4
7
DDRB
_
D
Q
4
2
13
DDRB
_
D
Q
53_R
22-26
DDRB
_
D
Q
49_R
22-26
DDRB
_
D
Q
52_R
22-26
13
DDRB
_
D
Q
5
2
13
DDRB
_
D
Q
4
9
13
DDRB
_
D
Q
5
3
DDRB
_
D
Q
60_R
22-26
DDRB
_
D
Q
5
6
13
13
DDRB
_
D
Q
6
0
DDRB
_
D
Q
55_R
22-26
DDRB
_
D
Q
5
0
13
DDRB
_
D
Q
62_R
22-26
DDRB
_
D
Q
59_R
22-26
DDRB
_
D
Q
58_R
22-26
DDRB
_
D
Q
5
8
13
13
DDRB
_
D
Q
6
3
DDRB
_
D
Q
57_R
22-26
DDRB
_
D
Q
S
7
_
R
22-26
13
DDRB
_
D
Q
S
7
13
DDRB
_
D
Q
5
7
13
DDRB
_
D
Q
6
1
DDRB
_
D
Q
32_R
22-26
DDRB
_
D
Q
37_R
22-26
13
DDRB
_
D
Q
3
7
13
DDRB
_
D
Q
3
2
C
861
0.
1U
F
0.
1U
F
C
860
C
859
0.
1U
F
0.
1U
F
C
858
C
857
0.
1U
F
0.
1U
F
C
856
C
855
0.
1U
F
0.
1U
F
C
854
C
853
0.
1U
F
0.
1U
F
C
852
C
851
0.
1U
F
0.
1U
F
C
850
0.
1U
F
C
849
C
848
0.
1U
F
0.
1U
F
C
847
C
846
0.
1U
F
0.
1U
F
C
845
C
844
0.
1U
F
1
2
3
45
6
7
8
RP8
2
10
1
2
3
45
6
7
8
RP8
1
10
1
2
3
45
6
7
8
RP8
0
10
1
2
3
45
6
7
8
RP7
9
10
1
2
3
45
6
7
8
RP7
8
10
1
2
3
45
6
7
8
RP7
7
10
1
2
3
45
6
7
8
RP7
6
10
1
2
3
45
6
7
8
RP7
5
10
1
2
3
45
6
7
8
RP7
4
10
1
2
3
45
6
7
8
RP7
3
10
1
2
3
45
6
7
8
RP7
2
10
1
2
3
45
6
7
8
RP7
1
10
1
2
3
45
6
7
8
RP7
0
10
1
2
3
45
6
7
8
RP6
9
10
1
2
3
45
6
7
8
RP8
3
10
1
2
3
45
6
7
8
RP8
4
10
1
2
3
45
6
7
8
RP8
5
10
1
2
3
45
6
7
8
RP8
6
10
1
2
3
45
6
7
8
RP8
7
10
1
2
3
45
6
7
8
RP6
8
10
1
2
3
45
6
7
8
RP6
7
10
1
2
3
45
6
7
8
RP6
6
10
1
2
3
45
6
7
8
RP8
8
10
13
DDRB
_
C
B
0
13
DDRB
_
C
B
1
12
C
775
100U
F
2
1
100U
F
C
774
12
C
773
100U
F
12
C
772
100U
F
12
C
771
100U
F
12
C
770
100U
F
12
C
769
100U
F
12
C
768
100U
F
12
C
767
100U
F
12
C
766
100U
F
13
DDRB
_
D
Q
4
5
DDRB
_
D
Q
S
1
1
13
DDRB
_
D
Q
S
2
13
13
DDRB
_
D
Q
1
8
DDRB
_
D
Q
1
1
13
13
DDRB
_
D
Q
1
0
13
DDRB
_
D
Q
S
1
DDRB
_
D
Q
9
13
DDRB
_
D
Q
8
13
DDRB
_
D
Q
1
5
13
13
DDRB
_
D
Q
1
4
13
DDRB
_
D
Q
S
1
0
DDRB
_
D
Q
S
1
7
13
DDRB
_
D
Q
S
1
6
13
DDRB
_
D
Q
S
1
5
13
13
DDRB
_
D
Q
1
13
DDRB
_
D
Q
1
3
13
DDRB
_
D
Q
1
2
13
DDRB
_
D
Q
1
6
13
DDRB
_
D
Q
2
0
13
DDRB
_
D
Q
2
4
13
DDRB
_
D
Q
2
8
13
DDRB
_
D
Q
3
6
13
DDRB
_
D
Q
4
0
13
DDRB
_
D
Q
4
8
13
DDRB
_
C
B
4
DDRB
_
C
B
7
13
DDRB
_
D
Q
S
8
13
DDRB
_
D
Q
S
5
13
DDRB
_
D
Q
3
5
13
DDRB
_
D
Q
S
3
13
DDRB
_
C
B
3
13
DDRB
_
D
Q
3
1
13
DDRB
_
D
Q
S
1
2
13
DDRB
_
D
Q
2
7
13
13
DDRB
_
C
B
5
13
DDRB
_
C
B
6
13
DDRB
_
D
Q
5
5
13
DDRB
_
D
Q
3
3
13
DDRB
_
C
B
2
13
DDRB
_
D
Q
5
4
13
DDRB
_
D
Q
2
9
13
DDRB
_
D
Q
3
0
13
DDRB
_
D
Q
2
1
13
DDRB
_
D
Q
2
2
13
DDRB
_
D
Q
1
7
13
DDRB
_
D
Q
2
5
13
DDRB
_
D
Q
2
6
DDRB
_
D
Q
11_R
22-26
DDRB
_
D
Q
S
1
_
R
22-26
DDRB
_
D
Q
12_R
22-26
DDRB
_
D
Q
9
_
R
22-26
DDRB
_
D
Q
S
10_R
22-26
DDRB
_
D
Q
13_R
22-26
DDRB
_
D
Q
1
_
R
22-26
DDRB
_
D
Q
3
_
R
22-26
DDRB
_
D
Q
7
_
R
22-26
DDRB
_
D
Q
44_R
22-26
DDRB
_
D
Q
S
3
_
R
22-26
DDRB
_
D
Q
22_R
22-26
DDRB
_
D
Q
16_R
22-26
DDRB
_
D
Q
S
17_R
22-26
DDRB
_
D
Q
S
8
_
R
22-26
DDRB
_
D
Q
S
16_R
22-26
DDRB
_
D
Q
14_R
22-26
DDRB
_
D
Q
15_R
22-26
DDRB
_
D
Q
10_R
22-26
DDRB
_
D
Q
17_R
22-26
DDRB
_
D
Q
18_R
22-26
DDRB
_
D
Q
20_R
22-26
DDRB
_
D
Q
21_R
22-26
DDRB
_
D
Q
24_R
22-26
DDRB
_
D
Q
25_R
22-26
DDRB
_
D
Q
26_R
22-26
DDRB
_
D
Q
27_R
22-26
DDRB
_
D
Q
28_R
22-26
DDRB
_
D
Q
29_R
20,
22-25
DDRB
_
D
Q
30_R
20,
22-25
DDRB
_
D
Q
31_R
20,
22-25
DDRB
_
D
Q
33_R
22-26
DDRB
_
D
Q
34_R
22-26
DDRB
_
D
Q
35_R
22-26
DDRB
_
D
Q
36_R
22-26
DDRB
_
D
Q
40_R
22-26
DDRB
_
D
Q
47_R
22-26
DDRB
_
D
Q
45_R
22-26
DDRB
_
D
Q
48_R
22-26
DDRB
_
D
Q
56_R
22-26
DDRB
_
D
Q
54_R
22-26
DDRB
_
D
Q
50_R
22-26
DDRB
_
D
Q
61_R
22-26
DDRB
_
D
Q
63_R
22-26
DDRB
_
D
Q
51_R
22-26
DDRB
_
C
B
0
_
R
22-26
DDRB
_
C
B
1
_
R
22-26
DDRB
_
C
B
2
_
R
22-26
DDRB
_
C
B
3
_
R
22-26
DDRB
_
C
B
4
_
R
22-26
DDRB
_
C
B
5
_
R
22-26
DDRB
_
C
B
6
_
R
22-26
DDRB
_
C
B
7
_
R
22-26
DDRB
_
D
Q
8
_
R
22-26
DDRB
_
D
Q
S
2
_
R
22-26
DDRB
_
D
Q
S
11_R
22-26
DDRB
_
D
Q
S
12_R
20,
22-25
DDRB
_
D
Q
S
5
_
R
22-26
DDRB
_
D
Q
S
6
_
R
22-26
DDRB
_
D
Q
6
2
13
DDRB
_
D
Q
5
9
13
DDRB
_
D
Q
S
6
13
13
DDRB
_
D
Q
5
1
22-26
DDRB
_
D
Q
S
15_R
DDRB
_
D
Q
4
_
R
22-26
21
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...