Design Guide
25
Component Quadrant Layout
Component Quadrant Layout
2
The following figures show only general quadrant information, not exact component ball count.
Designers should use only the exact ball assignment to conduct routing analyses. Reference the
following documents for exact ball assignment information.
•
Intel
®
Xeon™ Processor with 512 KB L2 Cache at 1.80 GHz, 2 GHz, and 2.20 GHz Datasheet
•
Intel
®
82801CA I/O Controller Hub 3 (ICH3-S) Datasheet
•
Intel
®
PCI-64 Hub 2 (P64H2) Datasheet
•
Intel
®
E7500 Chipset Memory Controller Hub (MCH) Datasheet
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...