+
+
+V1_8
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
+V1_8
+
+
+V3_3
+V3_3
P64H2
VSS1
6
0
VSS1
5
8
VSS1
5
7
VSS1
5
6
VSS1
5
5
VSS1
5
4
VSS1
5
3
VSS1
5
2
VSS1
5
1
VSS1
5
0
VSS1
4
9
VSS1
4
8
VSS1
4
7
VSS1
4
6
VSS1
4
5
VSS1
4
3
VSS1
4
2
VSS1
4
1
VSS1
4
0
VSS1
3
9
VSS1
3
8
VSS1
3
7
VSS1
3
6
VSS1
3
5
VSS1
3
4
VSS1
3
3
VSS1
3
2
VSS1
3
1
VSS1
3
0
VSS1
2
9
VSS1
2
8
VSS1
2
7
VSS1
2
6
VSS1
2
5
VSS1
2
4
VSS1
2
3
VSS1
2
2
VSS1
2
1
VSS1
2
0
VSS1
1
9
VSS1
1
8
VSS1
1
7
VSS1
1
6
VSS1
1
5
VSS1
1
4
VSS1
1
3
VSS1
1
2
VSS1
1
1
VSS1
1
0
VSS1
0
9
VSS1
0
8
VSS1
0
7
VSS1
0
6
VSS1
0
5
VSS1
0
4
VSS1
0
3
VSS1
0
2
VSS1
0
1
VSS1
0
0
VSS9
9
VSS9
8
VSS9
7
VSS9
6
VSS9
5
VSS9
4
VSS9
3
VSS9
2
VSS9
1
VSS9
0
VSS8
9
VSS8
8
VSS8
7
VSS8
6
VSS8
5
VSS8
4
VSS8
3
VSS1
VSS2
VSS3
VSS4
VSS5
VSS6
VSS8
VSS9
VSS1
0
VSS1
1
VSS1
2
VSS1
3
VSS1
4
VSS1
5
VSS1
6
VSS1
7
VSS1
8
VSS1
9
VSS2
0
VSS2
1
VSS2
2
VSS2
3
VSS2
4
VSS2
5
VSS2
6
VSS2
7
VSS2
8
VSS3
0
VSS3
1
VSS3
2
VSS3
3
VSS3
4
VSS3
5
VSS3
6
VSS3
7
VSS3
8
VSS3
9
VSS4
0
VSS4
1
VSS4
2
VSS4
3
VSS4
4
VSS4
5
VSS4
6
VSS4
8
VSS4
9
VSS5
0
VSS5
1
VSS5
2
VSS5
3
VSS5
4
VSS5
6
VSS5
7
VSS5
8
VSS5
9
VSS6
0
VSS6
1
VSS6
2
VSS6
3
VSS6
4
VSS6
5
VSS6
6
VSS6
7
VSS6
8
VSS6
9
VSS7
0
VSS7
1
VSS7
2
VSS7
3
VSS7
4
VSS7
5
VSS7
6
VSS7
7
VSS7
8
VSS7
9
VSS8
0
VSS8
1
VSS7
VSS2
9
VSS4
7
VSS5
5
VSS8
2
VSS1
4
4
VSS1
5
9
P64H2 Vss (ground) pins
P64H2
VCC1_8_40
VCC1_8_39
VCC1_8_38
VCC1_8_37
VCC1_8_36
VCC1_8_35
VCC1_8_34
VCC1_8_33
VCC1_8_32
VCC1_8_31
VCC1_8_30
VCC1_8_29
VCC1_8_28
VCC1_8_27
VCC1_8_26
VCC1_8_25
VCC1_8_24
VCC1_8_23
VCC1_8_22
VCC1_8_21
VCC1_8_20
VCC1_8_19
VCC1_8_18
VCC1_8_17
VCC1_8_16
VCC1_8_14
VCC1_8_13
VCC1_8_12
VCC1_8_11
VCC1_8_9
VCC1_8_8
VCC1_8_7
VCC1_8_5
VCC1_8_4
VCC1_8_3
VCC1_8_2
VCC3_3_1
VCC3_3_2
VCC3_3_3
VCC3_3_4
VCC3_3_5
VCC3_3_6
VCC3_3_7
VCC3_3_8
VCC3_3_9
VCC3_3_10
VCC3_3_11
VCC3_3_12
VCC3_3_13
VCC3_3_14
VCC3_3_15
VCC3_3_16
VCC3_3_17
VCC3_3_18
VCC3_3_19
VCC3_3_20
VCC3_3_21
VCC3_3_22
VCC3_3_23
VCC3_3_24
VCC3_3_25
VCC3_3_26
VCC3_3_27
VCC3_3_28
VCC3_3_29
VCC3_3_30
VCC3_3_31
VCC3_3_32
VCC3_3_33
VCC3_3_34
VCC3_3_35
VCC3_3_36
VCC3_3_37
VCC3_3_38
VCC3_3_39
VCC3_3_40
VCC3_3_41
VCC3_3_42
VCC3_3_43
VCC3_3_44
VCC3_3_46
VCC3_3_47
VCC3_3_48
VCC1_8_1
VCC1_8_10
VCC1_8_15
VCC3_3_45
VCC3_3_49
P64H2 Vcc Pins
P64H2 #1 power, ground and decoupling
1U
F
C
1052
1U
F
C
1051
1U
F
C
1050
1U
F
C
1049
C
1048
1U
F
1U
F
C
1047
1U
F
C
1046
C
1045
1U
F
C
1183
0.
1U
F
C
1177
0.
1U
F
C
1176
0.
1U
F
C
1170
0.
1U
F
C
1166
0.
1U
F
C
1158
0.
1U
F
0.
1U
F
C
1157
V9
V18
R15
R14
R11
R10
P15
P14
P11
P10
N13
N12
M13
M12
L15
L14
L11
L10
K15
K14
K11
K10
J7
J13
J12
H12
G9
G7
G17
G15
G14
F8
F16
F15
F13
F12
H16
H17
H18
H8
H9
J16
J17
J19
J8
J9
L18
L6
M16
M17
M19
M7
M8
M9
N16
N17
N8
N9
P18
P6
R19
R7
T12
T13
T16
T17
T8
T9
U12
U13
U16
U17
U18
U6
U8
U9
V10
V13
V16
V19
W11
W14
W17
F10
G16
H13
V7
W8
U14
Y9
Y3
Y2
4
Y2
1
Y1
8
Y1
5
Y1
2
W5
W2
3
W2
0
W2
V4
V2
2
V1
U3
U2
1
U1
5
U1
4
U1
1
U1
0
T5
T2
3
T2
0
T2
T1
5
T1
4
T1
1
T1
0
R9
R8
R4
R2
2
R1
7
R1
6
R1
3
R1
2
R1
P9
P8
P3
P2
4
P2
1
P1
7
P1
6
P1
3
P1
2
N5
N2
3
N2
0
N2
N1
5
N1
4
N1
1
N1
0
M4
M2
2
M1
5
M1
4
M1
1
M1
0
L9
L8
L3
L24
L21
L17
L16
L13
L12
K9
K8
K5
K2
3
K2
0
K2
K1
7
A1
3
A1
5
A1
7
A7
A9
AA1
AA1
3
AA1
6
AA1
9
AA2
2
AA4
AA7
AB1
1
AB1
4
AB1
7
AB2
AB2
0
AB2
3
AB5
AB8
AC
1
2
AC
1
5
AC
1
8
AC
2
1
AC
2
4
AC
3
AC
6
AD
1
AD
1
0
AD
1
6
AD
1
9
AD
2
2
AD
4
AD
7
B1
0
B1
2
B1
4
B1
6
B2
0
B8
C1
1
C1
3
C1
5
C1
7
C9
D1
0
D1
2
D1
4
D1
6
D2
2
D4
E1
1
E1
3
E1
5
E1
7
E7
E9
F1
4
F2
2
G20
G23
G5
H1
0
H1
1
H1
4
H1
5
H2
1
H2
4
J1
J1
0
J1
1
J1
4
J1
5
J2
2
J4
K1
2
K1
3
AA1
0
AC
9
C7
D8
K1
6
U2
4
Y6
U1
4
0.
1U
F
C
1165
C
1164
0.
1U
F
2
1
4.
7U
F
C
1391
12
C
1390
4.
7U
F
0.
1U
F
C
1161
0.
1U
F
C
1159
C
1160
0.
1U
F
C
1162
0.
1U
F
0.
1U
F
C
1163
2
1
4.
7U
F
C
1393
12
C
1392
4.
7U
F
C
1167
0.
1U
F
C
1168
0.
1U
F
C
1169
0.
1U
F
C
1171
0.
1U
F
C
1172
0.
1U
F
C
1173
0.
1U
F
C
1174
0.
1U
F
C
1175
0.
1U
F
C
1178
0.
1U
F
C
1179
0.
1U
F
C
1180
0.
1U
F
C
1181
0.
1U
F
C
1182
0.
1U
F
C
1184
0.
1U
F
30
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...