+V3_3
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
+V3_3
+VSBY3_3
+VSBY3_3
+VSBY3_3
+V3_3
AC_BIT_CLK
AC_RST_N
AC_SDATA_IN0
AC_SDATA_IN1
AC_SDATA_OUT
AC_SYNC
GPIO12
GPIO13
GPIO18
GPIO19
GPIO20
GPIO21
GPIO22
GPIO23
GPIO24
GPIO25
GPIO27
GPIO28
GPIO6
GPIO7
GPIO8
INTRUDER_N
LAD0
LAD1
LAD2
LAD3
LDRQ0_N
LDRQ1_N
LFRAME_N
OC0_N
OC1_N
OC2_N
OC3_N
OC4_N
OC5_N
PDA0
PDA1
PDA2
PDCS1_N
PDCS3_N
PDD0
PDD1
PDD10
PDD11
PDD12
PDD13
PDD14
PDD15
PDD2
PDD3
PDD4
PDD5
PDD6
PDD7
PDD8
PDD9
PDDACK_N
PDDREQ
PDIOR_N_PDWSTB_PRDMARDY_N
PDIOW_N_PDSTOP
PIORDY_PDRSTB_PWDMARDY_N
SDA0
SDA1
SDA2
SDCS1_N
SDCS3_N
SDD0
SDD1
SDD10
SDD11
SDD12
SDD13
SDD14
SDD15
SDD2
SDD3
SDD4
SDD5
SDD6
SDD7
SDD8
SDD9
SDDACK_N
SDDREQ
SDIOR_N_SDWSTB_SRDMARDY_N
SDIOW_N_SDSTOP
SIORDY_SDRSTB_SWDMARDY_N
SMBALERT_N_GPIO11
SMBCLK
SMBDATA
SMLINK0
SMLINK1
THRM_N
USBLEDA0_N_GPIO32
USBLEDA1_N_GPIO33
USBLEDA2_N_GPIO34
USBLEDA3_N_GPIO35
USBLEDA4_N_GPIO36
USBLEDA5_N_GPIO37
USBLEDG0_N_GPIO38
USBLEDG1_N_GPIO39
USBLEDG2_N_GPIO40
USBLEDG3_N_GPIO41
USBLEDG4_N_GPIO42
USBLEDG5_N_GPIO43
USBP0N
USBP0P
USBP1N
USBP1P
USBP2N
USBP2P
USBP3N
USBP3P
USBP4N
USBP4P
USBP5N
USBP5P
USBRBIAS
AC
’ 97 LIN
K
LPC
/ F
W
H
GPI
O
S
Y
S
T
E
M MG
MT
ID
E IN
T
E
R
F
AC
E
US
B
I
N
T
E
RF
A
C
E
ICH3-S (PART 2 0F 4)
BOARD_ID = GPIO8 = 0 ==> KC Fab A
BOARD_ID = GPIO8 = 1 ==> KC Fab B
B7
D11
B11
C11
C7
A7
Y4
Y2
U21
W20
V21
V5
Y20
U20
AC2
W3
W4
Y3
V4
V2
W2
Y6
V1
U3
T3
T2
U4
U1
E12
D12
C12
B12
A12
A11
AA14
AC14
AA15
AC15
AB15
W12
AB11
W9
Y11
AB10
AC11
AA11
AC12
AA10
AC10
W11
Y9
AB9
AA9
AC9
Y10
Y13
AB12
AC13
Y12
AB13
AC20
AA19
AB20
AC21
AC22
Y17
W17
Y15
AC16
AB17
AA17
Y18
AC18
AC17
AB16
W16
Y14
AA13
W15
W13
Y16
Y19
AB18
AC19
AA18
AB19
AC5
AC4
AB5
AC3
AB2
U5
H20
G22
F21
G19
E22
E21
H21
G23
F23
G21
D23
E23
D18
D19
A18
A19
E16
E17
B16
B17
D14
D15
A14
A15
B21
U2
U45
HPC_INTR_N
27,31,35
R
1004
10K
NO
P
O
P
BOARD_ID
ICH3_GPIO13
ICH3_GPIO12
R
371
10K
ICH3_THRM_N
54
10K
R368
R
1045
10K
10K
R
1044
IDE_PRI_CBL_DET
56
1K
R
562
ICH3_LAD[3:0]
66,67
ICH3_LAD2
ICH3_LAD1
ICH3_LAD0
ICH3_LAD3
ICH3_VCC_RTC
55
ICH3_INTRUDER_N
80
4.
7K
R
369
ICH3_SMBUS_SEL1
81
ICH3_SMBUS_SEL0
81
81
ICH3_SMBDATA
81
ICH3_SMBCLK
ICH3_SMBALERT_N_GPIO11
ICH3_USB_OC3_N
ICH3_USB_OC4_N
R374
18.2
4.7K
R390
ICH3_THRM_N
54
ICH3_PDA2
56
56
ICH3_PDA1
ICH3_PDA0
56
ICH3_PDCS3_N
56
ICH3_PDCS1_N
56
ICH3_USB_RBIAS
ICH3_USB_OC5_N
ICH3_USB_OC1_N
56
ICH3_USB_OC2_N
ICH3_SAFE_MODE
56
ICH3_PDDREQ
56
ICH3_PDIOW_N
56
18
3
45
6
7
2
R
P
197
10K
ICH3_USB_OC0_N
56
ICH3_USBP1N
56
ICH3_USBP0P
56
ICH3_LFRAME_N
66,67
ICH3_LDRQ0_N
67
ICH3_PIORDY
56
ICH3_PDIOR_N
56
ICH3_PDDACK_N
56
ICH3_USBP0N
56
ICH3_USBP1P
56
ICH3_LDRQ1_N
ICH3_PDD6
ICH3_PDD2
ICH3_PDD0
ICH3_PDD[15:0]
56
ICH3_PDD1
ICH3_PDD3
ICH3_PDD5
ICH3_PDD4
ICH3_PDD7
ICH3_PDD8
ICH3_PDD10
ICH3_PDD9
ICH3_PDD11
ICH3_PDD13
ICH3_PDD12
ICH3_PDD14
ICH3_PDD15
54
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...