+V5_0
+V5_0
+V5_0
+V12
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
MMDB914
+V5_0
SERIAL_PORT
RXD
TXD
CTS
DTR
RI
GND
RTS
DSR
DCD
THRMSTR
1.10A
TI_GD57232
GND
RY5
DA3
RY4
DA2
DA1
RY3
RY2
RY1
VCC
VSS
RA5
DY3
RA4
DY2
DY1
RA3
RA2
RA1
VDD
GD
75232
DB-25
PS2_STACK_CON
PS/2
M
s
e
PS/2
Ky
b
d
-V12
Parallel Port
Mouse & Keyboard
Legacy I/O
Floppy Connector
Serial Port
LPT_SLCT
67
LPT_PE
67
LPT_BUSY
67
LPT_ACK_N
67
LPT_PD7_R
LPT_PD6_R
LPT_PD5_R
LPT_PD4_R
LPT_PD3_R
LPT_SELECTIN_N_R
LPT_PD2_R
LPT_INIT_N_R
LPT_PD1_R
LPT_ERROR_N
67
LPT_PD0_R
LPT_ALF_N_R
LPT_STROBE_N_R
SER_RI
SER_DTR
SER_CTS
SER_TXD
SER_RTS
SER_RXD
SER_DSR
SER_DCD
COM_TXD1
67
COM_CTS1_N
67
CON_MSCLK
CON_MSDATA
CON_KBDATA
CON_KBCLK
V5_KB_RT
67
MSCLK
3
6
FB17
7
2
FB17
5
4
FB17
1
8
FB17
67
KBDATA
67
KBCLK
2
3
4
5
6
7
8
9
10
11
12
17
16
15
14
13
1
J40
R559
1K
10
13
12
11
19
20
21
22
24
25
7
8
9
23
6
18
5
17
4
16
3
15
2
14
1
J31
470P
F
C
1453
C
1452
470P
F
470P
F
C
1451
C
1448
470P
F
C
1244
180P
F
180P
F
C
1245
C
1260
180P
F
C
1246
180P
F
180P
F
C
1259
C
1258
180P
F
180P
F
C
1247
180P
F
C
1257
180P
F
C
1253
180P
F
C
1251
C
1254
180P
F
C
1250
180P
F
180P
F
C
1249
C
1248
180P
F
C
1252
180P
F
C
1256
180P
F
180P
F
C
1255
50 OHMS
FB18
1
2
3
4
5
6
7
8
RP205
1K
R
560
2.
7K
11
12
13
14
15
16
17
18
19
20
10
9
8
7
6
5
4
3
2
1
U61
1
2
3
4
5
6
7
8
RP210
33
LPT_PD5
67
LPT_PD7
67
1
2
RT5
DS0_N
67
2
3
8
4
9
5
7
6
1
J35
1
10
11
12
13
14
15
16
17
18
19
2
20
21
22
23
24
25
26
27
28
29
3
30
31
32
33
34
4
6
7
8
9
J34
COM_RI1_N
67
COM_DTR1_N
67
COM_DCD1_N
67
C
1449
1000P
F
0.
01U
F
C
1450
8
7
6
5
4
3
2
1
2.
7K
R
P
283
3
1
CR45
220P
F
C
1261
1
2
3
45
6
7
8
R
P
206
2.
7K
1
2
3
45
6
7
8
R
P
212
2.
7K
LPT_PD2
67
LPT_SLCTIN_N
67
LPT_PD3
67
LPT_V5_0
WRTPRT_N
67
DRVEN1
67
INDEX_N
67
MTR0_N
67
DIR_N
67
STEP_N
67
WDATA_N
67
WGATE_N
67
TRK0_N
67
RDATA_N
67
HDSEL_N
67
DSKCHG_N
67
C
1262
220P
F
220P
F
C
1263
C
1264
220P
F
220P
F
C
1265
C
1266
220P
F
220P
F
C
1267
C
1268
220P
F
DRVEN0
67
67
LPT_INIT_N
67
LPT_PD6
LPT_PD4
67
1
2
3
4
5
6
7
8
RP207
33
LPT_STROBE_N
67
LPT_ALF_N
67
LPT_PD0
67
LPT_PD1
67
1
2
3
4
5
6
7
8
RP209
33
1
2
3
4
5
6
7
8
R
P
208
2.
7K
1
2
3
4
5
6
7
8
R
P
211
2.
7K
V5_KB
MSDATA
67
COM_DSR1_N
67
COM_RXD1
67
COM_RTS1_N
67
68
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...