+V3_3
+V3_3
+V3_3
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
+V3_3
+V3_3
EEPROM
AT93C46
CS
DC
DI
DO
GND
ORG
SK
VCC
82544E
I_LA
N
T
EST
INT
A
_
N
PW
R
_
ST
AT
E0
PW
R
_
ST
AT
E1
AU
X_
PW
R
APM
_
W
AKEU
P
PM
E_
N
LA
N
_
P
W
R
_
GOOD
RS
T
_
N
M
66E
N
CL
K
LOC
K
_N
GN
T
_
N
RE
Q
_
N
A
C
K
64_N
R
E
Q64_N
VI
O
2
D
EVSEL
_
N
ID
SEL
T
RDY
_
N
IRDY
_
N
F
R
AM
E_
N
C
B
E
7_N
C
B
E
6_N
C
B
E
5_N
C
B
E
4_N
C
B
E
3_N
C
B
E
2_N
C
B
E
1_N
P
E
RR_
N
ZN
_
C
O
M
P
ZP
_
C
O
M
P
TB
I_
MO
D
E
T
X
_
D
AT
A0
T
X
_
D
AT
A1
T
X
_
D
AT
A2
T
X
_
D
AT
A3
T
X
_
D
AT
A4
T
X
_
D
AT
A5
T
X
_
D
AT
A6
T
X
_
D
AT
A7
T
X
_
D
AT
A8
GT
X
_
C
L
K
R
X
-D
AT
A0
R
X
-D
AT
A1
R
X
-D
AT
A2
R
X
-D
AT
A3
R
X
-D
AT
A4
R
X
-D
AT
A5
R
X
-D
AT
A8
EE_
D
I
EE_
D
O
EE_
C
S
EE_
SK
F
L
_
A
DDR0
F
L
_
A
DDR1
F
L
_
A
DDR2
F
L
_
A
DDR3
F
L
_
A
DDR4
F
L
_
A
DDR5
F
L
_
A
DDR6
F
L
_
A
DDR7
F
L
_
A
DDR8
F
L
_
A
DDR9
F
L
_
A
DDR1
0
F
L
_
A
DDR1
1
F
L
_
A
DDR1
2
F
L
_
A
DDR1
3
F
L
_
A
DDR1
4
F
L
_
A
DDR1
5
F
L
_
A
DDR1
6
F
L
_
A
DDR1
7
F
L_C
S
_
N
F
L_OE
_
N
F
L_W
E
_
N
F
L
_
D
AT
A0
F
L
_
D
AT
A1
F
L
_
D
AT
A2
F
L
_
D
AT
A3
F
L
_
D
AT
A4
F
L
_
D
AT
A5
F
L
_
D
AT
A6
F
L
_
D
AT
A7
LI
N
K
_U
P
_
N
RX
_
A
CT
IV
IT
Y
_
N
T
X
_
A
CT
IV
IT
Y
_
N
LI
N
K
10_N
LI
N
K
100_N
LI
N
K
1000_N
ABV_
H
I
B
L
W
_LO
XT
AL
1
M
D
I1_N
M
D
I2_N
M
D
I3_N
JT
A
G
_
T
CK
JT
A
G
_
T
D
AD
0
AD
1
AD
2
AD
3
AD
5
AD
6
AD
7
AD
8
AD
9
AD
1
0
AD
1
1
AD
1
2
AD
1
3
AD
1
4
AD
1
5
AD
1
6
AD
1
7
AD
1
8
AD
1
9
AD
2
0
AD
2
1
AD
2
2
AD
2
3
AD
2
4
AD
2
6
AD
2
7
AD
2
9
AD
3
0
AD
3
1
AD
3
2
AD
3
3
AD
3
4
AD
3
5
AD
3
6
AD
3
7
AD
3
8
AD
3
9
AD
4
0
AD
4
1
AD
4
2
AD
4
3
AD
4
4
AD
4
5
AD
4
6
AD
4
7
AD
4
8
AD
4
9
AD
5
0
AD
5
1
AD
5
2
AD
5
3
AD
5
4
AD
5
5
AD
5
6
AD
5
7
AD
5
8
AD
6
0
AD
6
1
AD
6
2
AD
6
3
AD
4
AD
2
5
AD
2
8
AD
5
9
JT
A
G
_
T
M
S
JT
A
G
_
T
DI
M
D
I0_N
F
L
_
A
DDR1
8
R
X
-D
AT
A9
T
X
_
D
AT
A9
C
B
E
0_N
PAR
ST
O
P
_
N
VI
O
1
R
X
-D
AT
A7
R
X
-D
AT
A6
LOS
XO
F
F
XO
N
SD
P0
SD
P1
SD
P2
SD
P3
MD
I3
MD
I2
MD
I1
MD
I0
RE
F
XT
AL
2
SD
P7
SD
P6
SD
P4
RB
C1
RB
C0
JT
A
G
_
T
RS
T
_
N
S
E
RR_
N
PAR
6
4
EW
R
A
P
PHY Signals
PCI Address, Data and Control Signals
TBI Interface Signals
EEPROM/FLASH Interface Signals
LED Signals
Other Signals
PCI Address, Data and Control Signals
3.3V part only
Intel(R) 82544EI Gigabit LAN Controller
A1
3
W2
V4
V1
Y4
P2
5
AA2
B2
1
Y1
AE1
8
Y3
AC
1
0
AA4
AA1
AC
1
8
AF
1
9
AF
2
4
AF
1
0
AC
5
AD
9
AF
9
AC
8
AC
1
9
AF
2
0
AE2
0
AC
2
0
AF
5
AE8
AF
1
2
AF
1
1
W1
W4
A2
1
A4
D5
C5
A5
D6
B6
A6
D7
D8
C7
A8
D9
B9
A9
D1
0
A1
0
C1
2
D2
5
D2
4
D2
3
E2
4
M2
5
K2
6
K2
4
K2
5
J2
4
H2
5
J2
3
H2
4
J2
6
G26
L26
G23
F2
4
G25
F2
5
E2
6
H2
6
D2
6
L23
H2
3
F2
3
M2
3
N2
6
N2
3
P2
6
M2
4
N2
4
M2
6
L25
P3
P1
R4
R3
R2
R1
C2
2
D2
1
B4
D1
E1
F1
T3
U2
AF
1
8
AD
1
7
AF
1
7
AC
1
6
AF
1
6
AC
1
5
AD
1
5
AC
1
4
AE1
4
AF
1
4
AD
1
3
AC
1
3
AF
1
3
AE1
2
AC
1
2
AF
8
AC
7
AD
7
AF
7
AE6
AC
6
AF
6
AD
5
AF
4
AE4
AC
2
AC
3
AB1
AB4
P2
4
P2
3
R2
6
R2
5
R2
3
T2
6
T2
4
T2
3
U2
6
U2
5
U2
3
V2
6
V2
4
W2
6
W2
5
W2
3
Y2
6
Y2
4
Y2
3
AA2
6
AA2
5
AA2
3
AB2
6
AB2
4
AB2
3
AC
2
5
AC
2
4
AC
2
2
AC
2
1
AD
2
1
AF
2
1
AE1
6
AC
1
AB3
AD
2
3
U1
U4
C1
F2
6
D1
2
A7
AF
1
5
AC
1
1
AE1
0
AF
3
B1
1
C1
1
A1
4
C2
3
A2
3
G2
J1
J3
K4
F2
E2
D2
C2
E3
C4
K1
K2
K3
A1
2
B1
3
T1
AD
1
1
AD
1
9
D1
3
U7
9
SYS_
PW
R
O
K_
1
10,
29,
64
1
2
CR8
1
1
7
3
4
5
6
2
8
U101
JT
A
G
_
T
RS
T
_
N
JT
A
G
_
T
M
S
JT
A
G
_
T
CK
680
R
939
R
938
1K
1K
R
937
R
936
1K
R900
1K
R
664
1%
53.
6
R660
1%
34.8
R
658
1%
2.
49K
R
653
100K
R
934
10K
1K
R
652
R
659
1K
C
1269
0.
01U
F
1
2
3
45
6
7
8
R
P
277
680
R
935
330
TB
I_
MO
D
E
22P
F
C
1271
JT
A
G
_
T
DI
JT
A
G
_
T
DO
C
1599
0.
01U
F
SPD
0
P
64H
2_1_P
B
_
IR
Q0
28,
35
P
64H
2_1_P
B
_
R
E
Q64_N
28,
35,
42
P
64H
2_1_H
B
_
M
66E
N
A
28,
35
LINK100_N
71
LINK_ACT_N
71
LINK_UP_N
71
F
L
_
D
AT
A7
F
L_D
A
T
A
[0:
7]
71
F
L
_
D
AT
A0
F
L
_
D
AT
A1
F
L
_
D
AT
A3
F
L
_
D
AT
A4
F
L
_
D
AT
A5
F
L
_
D
AT
A6
F
L
_
D
AT
A2
LINK1000_N
71
P
64H
2_1_P
B
_
R
E
Q0_N
28,
35
P
64H
2_1_P
B
_
GN
T
0_N
28
P
64H
2_1_P
B
_
P
L
OC
K
_
N
28,
35,
42
P
64H
2_1_P
B
_
C
B
E
2_N
28,
42
P
64H
2_1_P
B
_
C
B
E
4_N
28,
35,
42
P
64H
2_1_P
B
_
C
B
E
6_N
28,
35,
42
P
64H
2_1_P
B
_
C
B
E
5_N
28,
35,
42
P
64H
2_1_P
B
_
C
B
E
3_N
28,
42
P
64H
2_1_P
B
_
C
B
E
1_N
28,
42
P64H2_1_PB_AD17
28,42,69
P
64H
2_1_P
B
_
A
D
[63:
0]
28,
35,
42
P
64H
2_1_P
B
_
A
D
63
P
64H
2_1_P
B
_
A
D
62
P
64H
2_1_P
B
_
A
D
61
P
64H
2_1_P
B
_
A
D
60
P
64H
2_1_P
B
_
A
D
59
P
64H
2_1_P
B
_
A
D
58
P
64H
2_1_P
B
_
A
D
57
P
64H
2_1_P
B
_
A
D
56
P
64H
2_1_P
B
_
A
D
55
P
64H
2_1_P
B
_
A
D
54
P
64H
2_1_P
B
_
A
D
53
P
64H
2_1_P
B
_
A
D
52
P
64H
2_1_P
B
_
A
D
51
P
64H
2_1_P
B
_
A
D
50
P
64H
2_1_P
B
_
A
D
49
P
64H
2_1_P
B
_
A
D
48
P
64H
2_1_P
B
_
A
D
47
P
64H
2_1_P
B
_
A
D
46
P
64H
2_1_P
B
_
A
D
45
P
64H
2_1_P
B
_
A
D
44
P
64H
2_1_P
B
_
A
D
43
P
64H
2_1_P
B
_
A
D
42
P
64H
2_1_P
B
_
A
D
41
P
64H
2_1_P
B
_
A
D
40
P
64H
2_1_P
B
_
A
D
39
P
64H
2_1_P
B
_
A
D
38
P
64H
2_1_P
B
_
A
D
37
P
64H
2_1_P
B
_
A
D
36
P
64H
2_1_P
B
_
A
D
35
P
64H
2_1_P
B
_
A
D
34
P
64H
2_1_P
B
_
A
D
33
P
64H
2_1_P
B
_
A
D
32
P
64H
2_1_P
B
_
A
D
31
P
64H
2_1_P
B
_
A
D
30
P
64H
2_1_P
B
_
A
D
29
P
64H
2_1_P
B
_
A
D
28
P
64H
2_1_P
B
_
A
D
27
P
64H
2_1_P
B
_
A
D
26
P
64H
2_1_P
B
_
A
D
25
P
64H
2_1_P
B
_
A
D
24
P
64H
2_1_P
B
_
A
D
23
P
64H
2_1_P
B
_
A
D
22
P
64H
2_1_P
B
_
A
D
21
P
64H
2_1_P
B
_
A
D
20
P
64H
2_1_P
B
_
A
D
19
P
64H
2_1_P
B
_
A
D
18
P
64H
2_1_P
B
_
A
D
17
P
64H
2_1_P
B
_
A
D
16
P
64H
2_1_P
B
_
A
D
15
P
64H
2_1_P
B
_
A
D
14
P
64H
2_1_P
B
_
A
D
13
P
64H
2_1_P
B
_
A
D
12
P
64H
2_1_P
B
_
A
D
11
P
64H
2_1_P
B
_
A
D
10
P
64H
2_1_P
B
_
A
D
9
P
64H
2_1_P
B
_
A
D
8
P
64H
2_1_P
B
_
A
D
7
P
64H
2_1_P
B
_
A
D
6
P
64H
2_1_P
B
_
A
D
5
P
64H
2_1_P
B
_
A
D
4
P
64H
2_1_P
B
_
A
D
3
P
64H
2_1_P
B
_
A
D
2
P
64H
2_1_P
B
_
A
D
0
P
64H
2_1_P
B
_
A
D
1
P
64H
2_1_P
B
_
P
C
LK
0
28
R759
100
P
64H
2_1_P
B
_
S
T
OP
_N
28,
35,
42
L
A
N
_
ID
SEL
1
2
Y3
25.000MHZ
F
L_C
S
_
N
71
F
L_OE
_
N
71
P
64H
2_1_H
B
_
R
ESET
A_
N
28,
29
C
1270
22P
F
P
64H
2_1_P
B
_
P
E
R
R
_
N
28,
35,
42
ZN
_
C
O
M
P
EE_
D
I
EE_
D
O
EE_
C
S
EE_
SK
MD
I3
71
MD
I2
71
M
D
I0_N
71
XT
AL
1
XT
AL
2
F
L_W
E
_
N
71
F
L_A
D
[0:
18]
71
F
L_A
D
0
F
L_A
D
1
F
L_A
D
2
F
L_A
D
3
F
L_A
D
4
F
L_A
D
5
F
L_A
D
6
F
L_A
D
7
F
L_A
D
8
F
L_A
D
9
F
L_A
D
1
0
F
L_A
D
1
1
F
L_A
D
1
2
F
L_A
D
1
3
F
L_A
D
1
4
F
L_A
D
1
5
F
L_A
D
1
6
F
L_A
D
1
7
F
L_A
D
1
8
ZP
_
C
O
M
P
P
64H
2_1_P
B
_
P
A
R
28,
42
P
64H
2_1_P
B
_
P
A
R
64
28,
35,
42
P
64H
2_1_P
B
_
F
R
A
M
E
_
N
28,
35,
42
P
64H
2_1_P
B
_
IR
D
Y
_N
28,
35,
42
P
64H
2_1_P
B
_
T
R
D
Y
_N
28,
35,
42
P
64H
2_1_P
B
_
D
EVSEL
_
N
28,
42,
57
AU
X_
PW
R
P
64H
2_1_P
B
_
S
E
R
R
_
N
28,
42,
57
MD
I0
71
M
D
I1_N
71
M
D
I2_N
71
M
D
I3_N
71
P
64H
2_1_P
B
_
C
B
E
7_N
28,
35,
42
P
64H
2_1_P
B
_
C
B
E
0_N
28,
42
MD
I1
71
0.
01U
F
C
1598
28,
35,
42
P
64H
2_1_P
B
_
A
C
K
64_N
69
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...