+V2_5
+
+
+
+
+
+
+V3_3
+V3_3
+
+
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
NC35
J2
G1
NC34
F4
NC33
F3
NC23
D20
NC22
NC31
NC30
NC29
NC27
NC26
NC25
NC20
NC19
NC18
NC15
NC14
NC13
NC12
NC11
NC10
NC9
NC7
NC6
NC5
NC4
NC3
NC2
NC24
NC1
NC21
NC28
NC32
NC16
NC17
+V1_8
+
+V1_5
+V1_5
+V3_3
+V3_3
+
+
+
+
+
+
VSS66
VSS67
VSS68
VSS69
VSS70
VSS71
VSS72
VSS73
VSS74
VSS75
VSS76
VSS77
VSS78
VSS79
VSS80
VSS81
VSS82
VSS83
VSS84
VSS86
VSS87
VSS88
VSS89
VSS90
VSS91
VSS92
VSS93
VSS94
VSS95
VSS96
VSS97
VSS98
VSS99
VSS100
VSS101
VSS102
VSS103
VSS104
VSS105
VSS107
VSS108
VSS109
VSS110
VSS111
VSS112
VSS113
VSS114
VSS115
VSS117
VSS118
VSS119
VSS120
VSS121
VSS122
VSS123
VSS124
VSS125
VSS126
VSS127
VSS128
VSS129
VSS1
VSS2
VSS3
VSS4
VSS6
VSS7
VSS8
VSS9
VSS10
VSS11
VSS12
VSS13
VSS14
VSS15
VSS16
VSS20
VSS21
VSS22
VSS23
VSS24
VSS25
VSS26
VSS27
VSS28
VSS30
VSS31
VSS33
VSS34
VSS35
VSS36
VSS37
VSS38
VSS39
VSS40
VSS41
VSS42
VSS43
VSS44
VSS45
VSS46
VSS47
VSS48
VSS49
VSS50
VSS51
VSS52
VSS53
VSS54
VSS55
VSS56
VSS57
VSS58
VSS59
VSS60
VSS61
VSS63
VSS64
VSS65
VSS130
VSS62
VSS85
VSS116
VSS19
VDDO15
AVDDH4
DVDDL4
DVDDL3
AVDDL5
AVDDL3
AVDDL2
DVDDL1
DVDDH24
DVDDH23
DVDDH22
DVDDH21
DVDDH19
DVDDH18
DVDDH17
DVDDH16
DVDDH15
DVDDH14
DVDDH13
DVDDH12
DVDDH11
DVDDH10
DVDDH9
DVDDH8
DVDDH7
DVDDH6
DVDDH5
DVDDH4
DVDDH3
DVDDH2
VDDO1
VDDO2
VDDO3
VDDO4
VDDO5
VDDO6
VDDO7
VDDO8
VDDO9
VDDO10
VDDO11
VDDO12
VDDO13
VDDO16
VDDO17
VDDO18
VDDO19
VDDO20
VDDO21
VDDO22
VDDO23
VDDO24
VDDO25
VDDO26
DVDDH1
AVDDH1
AVDDH2
AVDDL4
DVDDL2
VDDO27
DVDDH20
AVDDH3
VDDO14
LT1587CM1_5
IN
OUT1
OUT2
GN
D
Unconnected Pins
magnetics and RJ45 connector
CAD Note: Create a flood with LAN_AGND around
Intel(R) 82544EI Gigabit LAN Controller
1
3
2
4
U119
Y2
D11
G3
C10
D22
H3
H2
C13
AC23
AC17
AC9
AC4
U17
U16
U11
U10
T17
T10
T4
L17
L10
K23
K17
K16
K11
K10
J4
E23
D19
D14
B5
B7
B10
B17
B19
B22
E25
J25
N25
P2
T2
T25
V2
Y25
AB2
AB25
AE5
AE7
AE9
AE11
AE13
AE15
AE17
AE19
D4
A22
AD3
H4
C14
AE21
V23
G4
V25
U79
N14
N15
N16
N17
P4
P10
P11
P12
P13
P14
P15
P16
P17
R10
R11
R12
R13
R14
R15
R17
R24
T11
T12
T13
T14
T15
T16
U3
U12
U13
U14
U15
U24
W3
W24
AA3
AA24
AD1
AD2
AD4
AD6
AD8
AD10
AD12
AD14
AD16
AD18
AD20
AD24
AD25
AD26
AE1
AE2
AE3
AE23
AE24
AE25
AE26
AF1
AF2
AF25
A1
A2
A3
A11
A24
A25
A26
B1
B2
B3
B8
B12
B24
B25
B26
C6
C8
C9
C16
C18
C21
C24
C25
C26
D3
E4
G24
H1
K12
K13
K14
K15
L1
L2
L3
L24
L11
L12
L13
L14
L15
L16
M1
M3
M4
M10
M11
M12
M13
M14
M15
M16
M17
N3
N4
N11
N12
N13
AF26
N10
R16
AD22
C3
U79
70 OH
M
S
FB3
0
C1588
22UF
12
C
1630
10U
F
0.
01U
F
C
1617
12
C
1601
10U
F
2
1
4.
7U
F
C
1600
LAN_AGND
71
2
1
10U
F
C
1606
2
1
10U
F
C
1419
C
1291
0.
01U
F
1000P
F
C
1290
0.
01U
F
C
1613
12
C
1414
10U
F
22UF
C1587
12
C
1410
10U
F
C
1278
0.
01U
F
0.
01U
F
C
1295
C
1294
0.
01U
F
0.
01U
F
C
1293
0.
01U
F
C
1296
C
1297
0.
01U
F
0.
01U
F
C
1298
C
1299
0.
01U
F
0.
01U
F
C
1277
C
1300
0.
01U
F
0.
01U
F
C
1276
0.
01U
F
C
1620
C
1607
0.
01U
F
C
1605
1000P
F
1000P
F
C
1602
1000P
F
C
1272
AF23
AF22
AE22
AC26
V3
N1
N2
M2
D18
D17
D16
D15
C19
C17
C15
B23
B20
B18
B16
B14
B15
A20
A19
A18
A17
A16
A15
C20
L4
U79
12
C
1416
10U
F
2
1
10U
F
C
1415
C
1288
1000P
F
1000P
F
C
1287
C
1286
1000P
F
1000P
F
C
1285
C
1284
1000P
F
C
1283
1000P
F
1000P
F
C
1282
1000P
F
C
1281
C
1279
1000P
F
C
1274
1000P
F
1000P
F
C
1273
C
1303
1000P
F
1000P
F
C
1302
C
1301
1000P
F
C
1603
1000P
F
1000P
F
C
1604
12
C
1411
10U
F
2
1
10U
F
C
1421
2
1
10U
F
C
1627
0.
01U
F
C
1608
C
1609
0.
01U
F
0.
01U
F
C
1610
C
1611
0.
01U
F
0.
01U
F
C
1612
C
1618
0.
01U
F
12
C
1631
10U
F
2
1
10U
F
C
1629
2
1
10U
F
C
1628
C
1616
0.
01U
F
0.
01U
F
C
1615
C
1614
0.
01U
F
C
1619
0.
01U
F
C
1621
0.
01U
F
0.
01U
F
C
1622
70
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...