+
+
+
+
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
+
V
3_3
+
+
GN
D
_66
GN
D
_65
GN
D
_64
GN
D
_63
GN
D
_62
GN
D
_61
GN
D
_60
GN
D
_59
GN
D
_58
GN
D
_57
GN
D
_56
GN
D
_54
GN
D
_53
GN
D
_52
GN
D
_51
GN
D
_50
GN
D
_49
GN
D
_48
GN
D
_47
GN
D
_46
GN
D
_45
GN
D
_44
GN
D
_43
GN
D
_42
GN
D
_41
GN
D
_40
GN
D
_39
GN
D
_38
GN
D
_37
GN
D
_36
GN
D
_35
GN
D
_34
GN
D
_33
GN
D
_32
GN
D
_31
GN
D
_30
GN
D
_29
GN
D
_28
GN
D
_27
GN
D
_26
GN
D
_25
GN
D
_24
GN
D
_23
GN
D
_22
GN
D
_21
GN
D
_20
GN
D
_19
GN
D
_18
GN
D
_17
GN
D
_16
GN
D
_15
GN
D
_14
GN
D
_13
GN
D
_12
GN
D
_11
GN
D
_10
G
ND_
9
G
ND_
8
G
ND_
7
G
ND_
6
G
ND_
5
G
ND_
4
G
ND_
3
G
ND_
2
G
ND_
1
G
ND_
0
GN
D
_71
GN
D
_72
S
V
C
C
33_5
S
V
C
C
33_4
S
V
C
C
33_3
S
V
C
C
33_2
S
V
C
C
33_1
S
V
C
C
33_0
S
V
C
C
18_3
S
V
C
C
18_2
S
V
C
C
18_1
S
V
C
C
18_0
S
V
C
C
B
25_5
S
V
C
C
B
25_4
S
V
C
C
B
25_3
S
V
C
C
B
25_2
S
V
C
C
B
25_1
S
V
C
C
B
25_0
S
V
C
C
A
25_5
S
V
C
C
A
25_4
S
V
C
C
A
25_3
S
V
C
C
A
25_1
S
V
C
C
A
25_0
C
P
W
R
18_19
C
P
W
R
18_18
C
P
W
R
18_17
C
P
W
R
18_16
C
P
W
R
18_15
C
P
W
R
18_14
C
P
W
R
18_13
C
P
W
R
18_12
C
P
W
R
18_11
C
P
W
R
18_10
C
P
W
R
18_9
C
P
W
R
18_8
C
P
W
R
18_7
C
P
W
R
18_6
C
P
W
R
18_5
C
P
W
R
18_4
C
P
W
R
18_3
C
P
W
R
18_2
C
P
W
R
18_1
C
P
W
R
18_0
3_3V
_15
3_3V
_14
3_3V
_13
3_3V
_12
3_3V
_11
3_3V
_10
3_3V
_9
3_3V
_8
3_3V
_7
3_3V
_6
3_3V
_5
3_3V
_4
3_3V
_3
3_3V
_2
3_3V
_1
3_3V
_0
S
V
C
C
A
25_2
GN
D
_69
GN
D
_68
GN
D
_67
GN
D
_55
SCSI PWR/GND
AIC
-7902
+
V
3_3
up-to-date information regarding implementation of this subsystem
See Adaptec* AIC-7902 Design-In Handbook for
SCSI Controller
0.
1U
F
C
1324
C
1319
0.
1U
F
AB1
3
AB1
0
AB9
AB6
AB5
AA2
2
AA5
V2
2
V5
U2
2
U5
P5
N2
2
N5
T1
6
T1
5
T1
4
T1
3
T1
2
T1
1
R1
6
R1
5
R1
4
R1
3
R1
2
R1
1
P1
6
P1
5
P1
4
P1
3
P1
2
P1
1
N1
6
N1
5
N1
4
N1
3
N1
2
N1
1
M1
6
M1
5
M1
4
M1
3
M1
2
M1
1
L16
L15
L14
L13
L12
L11
K2
2
K5
J2
2
J5
F2
2
F5
E2
2
E2
1
E1
8
E1
7
E1
4
E1
3
E1
0
E9
E6
E5
AB2
2
AB2
1
K1
H2
6
D2
3
A1
6
A4
A1
G26
D4
C2
3
C3
M5
L5
H5
G5
E8
E7
H2
2
G22
E2
0
E1
6
E1
5
AF
2
1
AF
1
8
AF
1
5
AF
1
2
AF
9
AF
6
AA2
6
AA1
W1
V2
6
R2
6
R1
M1
L26
L1
K2
5
D1
4
C1
7
A1
4
A7
AF
2
2
AF
1
9
AF
1
4
AF
1
0
AF
7
AF
2
Y2
2
W2
2
T2
2
T5
R2
2
R5
M2
2
L22
E1
2
E1
1
E1
9
AB1
8
AB1
7
AB1
4
P2
2
U7
8
10U
F
C
898
C
897
10U
F
SCSI_VCC
76
SCSI_CORE_VCC
75,76
1
2
C1422
10UF
C1314
0.01UF
1
2
C1424
10UF
C1313
0.01UF
C1315
0.01UF
C1316
0.01UF
2
1
10UF
C1423
2
1
10UF
C1425
2
1
10UF
C1426
1
2
C1427
10UF
0.01UF
C1317
C1318
0.01UF
C
1323
1U
F
0.
01U
F
C
1322
C
1321
0.
01U
F
1U
F
C
1320
74
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...