Design Guide
37
Platform Clock Routing Guidelines
Figure 4-1. Intel
®
E7500 Chipset-Based System Clocking Diagram
D
I
M
M
D
I
M
M
D
I
M
M
D
I
M
M
D
I
M
M
D
I
M
M
D
I
M
M
D
I
M
M
CLK66
CLK33_ICH3-S
Super I/O
FWH
P
C
I
P
C
I
P
C
I
P
C
I
32 bit
33MHz
CPU / CPU# (4)
PCIF (3)
PCI (7)
66BUF (5)
CLK33 x7
CLK33 (x5)
DIMMclk (x4 pr.)
DDR
Channel A
MCH
ITP
Processor
Processor
Intel
®
ICH-S
CK408B
Intel
®
P64H2
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
PCIclk
x7
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
P
C
I
Host_CLK
DDR
Channel B
DIMMclk (x4 pr.)
PCIclk
x7
PCIclk
x7
PCIclk
x7
PCIclk
x7
PCIclk
x7
USBCLK
USB-48MHz (1)
CLK14
REF0 (1)
CLK66
x3
BMC
P64H2
P64H2
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...