Design Guide
47
Platform Clock Routing Guidelines
Figure 4-12. Topology for CLK33 to PCI Slot
Table 4-7. CLK33 Routing Guidelines for PCI Slot
Parameter
Routing Guidelines
Clock Group
CLK33
Topology
Point-to-Point
Reference Plane
Ground referenced (contiguous over entire length)
Characteristic Trace Impedance (Z
0
)
50
Ω
± 10%
Trace Width
5 mils
Trace Spacing
10 mils
Trace Length – L1
0.00” – 0.50”
Trace Length – L2
3.00” – 9.0”
Trace Length – C
Routed 2.50” per
PCI Local Bus Specification, Rev 2.2
Resistor
R1 = 33
Ω
± 5%
Skew Requirements
PCI device – PCI device skew max allowed by
PCI Local Bus
Specification, Rev 2.2
is 2 ns. Therefore, length match with other
CLK33 signals within ± 1 ns.
Maximum Via Count Per Signal
1
R 1
L1
L2
Clock
Driver
PCI D evice
C
PCI
Connector
Trace On
PCI Card
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...