Platform Clock Routing Guidelines
50
Design Guide
4.2
Clock Driver Decoupling
The decoupling requirements for a CK408B compliant clock synthesizer are as follows:
•
One, 22 µF polarized (decoupling) capacitor placed close to the VDD generation circuitry.
•
Eleven, 0.1 µF high-frequency decoupling capacitors placed close to the VDD pins on the
clock driver.
•
Three, 0.1 µF high-frequency decoupling capacitors placed close to the VDDA pins on the
clock driver.
•
One, 10 µF polarized (decoupling) capacitor placed close to the VDDA pins on the clock
driver.
•
One, 0.1 µF high-frequency decoupling capacitor placed close to the VDDA generation
circuitry.
•
All decoupling capacitors should be placed close to the clock driver pins. Refer to
Figure 4-15. Decoupling Capacitors Placement and Connectivity
VSS
Ground Flood
VDD
VSS
VDD
VSS
VDD
VSS
VDD
VSS
VDDA
VSSA
VDD
VSS
VDD
VDD-48MHz
VSS-48MHz
VDD
VSS
VSS-IREF
VDDA
VDDA
VSS
VDD
VSS
VDD
VSS
VSS
VSS
VSS
VSS
VSS
VDD
VDD
VDD
VDD
Pin 1
CK408B
Power vias
Pin 4
Pin 9
Pin 8
Pin 14
Pin 15
Pin 19
Pin 20
FB4
VSS pins goes through vias on the ground flood to ground plane
Pin 26
Pin 27
Pin 31
Pin 32
Pin 36
Pin 37
Pin 41
FB4
Pin 47
Pin 46
Pin 50
XTAL_IN
XTAL-OUT
PCIF0
PCIF1
PCIF2
Pin 2
Pin 3
Pin 5
Pin 6
Pin 7
PCI0
PCI1
PCI2
PCI3
Pin 10
Pin 11
Pin 12
Pin 13
Pin 16
PCI4
PCI5
PCI6
66BUFF0/
3V66_2
66BUFF/-
3V66_3
66BUFF2/
3V66_4
66IN/3V66_5
PW RDW N_N
VTT_PW RGD_
N
Pin 17
Pin 18
Pin 21
Pin 22
Pin 23
Pin 24
Pin 25
Pin 28
SDATA
SCLK
PCI_STOP_N
3V66_0
3V66_1/VCH
DOT 48MHz
USB 48MHz
S2
IREF
Place the caps as close
as possible to the pins
MULT0
CPU/2
CPU2
CPU/1
CPU1
CPU/0
CPU0
CPU/3
CPU3
S1
REF0
Pin 29
Pin 30
Pin 33
Pin 34
Pin 35
Pin 38
Pin 39
Pin 40
Pin 42
Pin 43
Pin 44
Pin 45
Pin 48
Pin 49
Pin 51
Pin 52
Pin 53
Pin 54
Pin 55
Pin 56
Ground vias
Ground vias
Ground vias
Ground vias
Ground vias
Ground vias
Ground vias
Ground vias
VSS
VDD
Ground vias
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...