Hub Interface
84
Design Guide
7.2
Hub Interface 2.0 Implementation
The MCH, and P64H2 ballout assignments are optimized to simplify the hub interface routing
between these devices. To allow for greater flexibility in design, a connector can be placed on the
interface to access a HI2.0 agent that resides on an adapter card. The typical card implementation
uses an extension to the 3.3 V PCI-64 connector that provides an additional 70 pins for HI2.0.
Power, JTAG and SMBus signals are taken from the PCI portion of the connector. The remaining
PCI signals are unused. This approach provides the flexibility to allow either a
PCI/PCI-X card or a HI2.0 card, to be populated in the slot.
For the 16-bit Hub Interface, HI[7:0] and HI[20] are associated with PSTRBF and PSTRBS, and
HI[15:8] and HI[21] are associated with PUSTRBF and PUSTRBS. HI[19:16] are common clock
signals; they are sampled using CLK66. The three hub interfaces on the MCH are functionally and
electrically identical. Therefore, these guidelines apply to all three hub interfaces.
7.2.1
Hub Interface 2.0 High-Speed Routing Guidelines
This section documents the routing guidelines for the Hub Interface 2.0. The Hub Interface 2.0
signal groups are listed in
. The general routing guidelines for the Hub Interface 2.0
signals are given in
NOTE:
x = B, C, or D
Table 7-1. Hub Interface 2.0 Signal/Strobe Association
Data Group
Associated Strobes
HI[7:0]
HI[20]
PSTRBF
PSTRBS
HI[15:8]
HI[21]
PUSTRBF
PUSTRBS
Table 7-2. Hub Interface 2.0 Signal Groups
Group
Signal
MCH
Intel
®
P64H2
Common Clock Signals
HI[19:16]_x
HI[19:16]
Source Synchronous Signals
HI[21:20]_x, HI[15:0]_x,
PSTRBF, PSTRBS, PUSTRBF,
PUSTRBS
HI[21:20],HI[15:0],
PSTRBF, PSTRBS, PUSTRBF,
PUSTRBS
Miscellaneous Signals
HIRCOMP_x, HISWNG_x,
HIVREF_x
HI_RCOMP, HI_VSWING,
HI_VREF
Table 7-3. Hub Interface 2.0 Routing Parameters
System Type
Trace Length
Min-Max
(For HI2.0
Device Down)
Trace Length
Min-Max
(For HI2.0 Card
Solution)
Trace Zo
Trace
Width/Spacing
Breakout
Width/Spacing
533 MHz
3” – 20”
3” – 14”
50
Ω
± 10%
5/15 mils
5/5 mils
(max dist = 0.5”)
Summary of Contents for Xeon
Page 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Page 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Page 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Page 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Page 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Page 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Page 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Page 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Page 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Page 222: ...Schematics 222 Design Guide This page is intentionally left blank ...