REL 1.2
Page 56 of 82
i.MX6 Qseven PMIC SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
Pin
No
Signal Name
i.MX6 Ball
Name/
Pin Number
Signal Type/
Termination
Description
28
EIM_DA10
¹
EIM_DA10/
M22
IO, 3.3V CMOS/
14.7K PD
EIM data & address line 10.
29
EIM_DA13
¹
EIM_DA13/
M23
IO, 3.3V CMOS/
14.7K PD²
EIM data & address line 13.
30
EIM_DA12
¹
EIM_DA12/
M24
IO, 3.3V CMOS/
14.7K PD²
EIM data & address line 12.
31
EIM_DA15
¹
EIM_DA15/
N24
IO, 3.3V CMOS/
14.7K PD²
EIM data & address line 15.
32
EIM_DA14
¹
EIM_DA14/
N23
IO, 3.3V CMOS/
14.7K PD²
EIM data & address line 14.
33
GND
NA
Power
Ground.
34
GND
NA
Power
Ground.
35
EIM_RW
¹
EIM_RW/
K20
O, 3.3V CMOS/
14.7K PD
EIM read/write enable.
36
EIM_CS0
EIM_CS0/
H24
O, 3.3V CMOS
EIM chip select 0.
37
EIM_BCLK
EIM_BCLK/
N22
O, 3.3V CMOS
EIM burst clock.
38
EIM_CRE(NANDF_CS2)
NANDF_CS2/
A17
O, 3.3V CMOS
EIM memory register set.
39
EIM_EB1
¹
EIM_EB1/
K23
O, 3.3V CMOS/
14.7K PD
EIM enable byte 1.
40
NC
NA
-
Default NC.
Note:
EIM_WAIT
is
optionally
connected to this pin (for EIM_WAIT)
through resistor and default not
populated.
Note: Same signal is connected to
Qseven edge connector 16
th
Pin
through
resistor
and
default
populated.
41
DI0_PIN4
DI0_PIN4/
P25
O, 3.3V CMOS
Parallel LCD Contrast control.
Note: If Parallel LCD is not used, this
pin can be configured as AUD6_RXD.
42
EIM_EB0
¹
EIM_EB0/
K21
O, 3.3V CMOS/
4.7K PU
EIM Enable Byte0.
43
DI0_PIN3
DI0_PIN3/
N20
O, 3.3V CMOS
Parallel LCD VSYNC.
Note: If Parallel LCD is not used, this
pin can be configured as AUD6_TXFS.