REL0.1
Page 60 of 95
Kintex Ult FPGA SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B-2
Pin No
B2B Connector2
Signal Name
FPGA Pin Name
FPGA
Bank
FPGA
Pin No
Signal Type/
Termination*
Description
110
PL_AW14_LVDS6
7_L13P_GC
IO_L13P_T2L_N0
_GC_QBC_67
67
AW14
IO, 1.8V
Bank67 IO7 differential positive.
Same pin can be configured as GC
Global Clock differential positive or
Single ended I/O.
112
PL_AW13_LVDS6
7_L13N_GC
IO_L13N_T2L_N1
_GC_QBC_67
67
AW13
IO, 1.8V
Bank67 IO13 differential negative.
Same pin can be configured as GC
Global Clock differential negative or
Single ended I/O.
116
PL_BA15_LVDS67
_L11P_GC
IO_L11P_T1U_N8
_GC_67
67
BA15
IO, 1.8V
Bank67 IO11 differential positive.
Same pin can be configured as GC
Global Clock differential positive or
Single ended I/O.
118
PL_BA14_LVDS67
_L11N_GC
IO_L11N_T1U_N9
_GC_67
67
BA14
IO, 1.8V
Bank67 IO11 differential negative.
Same pin can be configured as GC
Global Clock differential negative or
Single ended I/O.
*IO Type of IOs originating from KU19P FPGA is configurable. Hence for exact IO type configuration options, refer Xilinx KU19P FPGA
datasheet.