Selecting Enabled allows caching of the system BIOS ROM at F0000h-FFFFFh, resulting in
better system performance. However, if any program writes to this memory area, a system
error may result. The settings are: Enabled and Disabled.
Video RAM Cacheable
Select Enabled allows caching of the video BIOS, resulting in better system performance.
However, if any program writes to this memory area, a system error may result. The settings
are: Enabled and Disabled.
Memory Hole at 15M-16M
You can reserve this area of system memory for ISA adapter ROM. When this area is
reserved, it cannot be cached. The user information of peripherals that need to use this area of
system memory usually discusses their memory requirements. The settings are: Enabled and
Disabled.
PCI Delay Transaction
The chipset has an embedded 32-bit posted write buffer to support delay transactions cycles.
Select Enabled to support compliance with PCI specification version 2.1. The settings are:
Enabled and Disabled.
Memory Parity Check
This function provides parity check of memory.
The choice is either Disabled or Enabled.
3-6-1 Advanced DRAM Control
CMOS Setup Utility – Copyright(C) 1984-2000 Award Software
Advanced DRAM Control 1
Auto Configuration Optimized
SDRAM RAS Active Time 7T
SDRAM RAS Precharg Time 2T
RAS to CAS Delay 3T
Dram Background Command Normal
LD-Off Dram RD/WR Cycles Delay 1T
Write Recovery Time 2T
Early CKE Delay 1T Cntrl Normal
Early CKE Delay Adjust 8ns
Mem Command Output Time Normal
SDRAM CAS Latency 3T
MD Driving Rate Weak
Item Help
Menu Level >>
↑↓→←
Move Enter:Select Item +/-/PU/PD:Value F10:Save ESC:Exit F1:General Help
30